From mboxrd@z Thu Jan 1 00:00:00 1970 From: Stephen Boyd Subject: Re: [PATCH V3 7/8] clk: vc5: Add bindings for IDT VersaClock 5P49V6901 Date: Wed, 12 Jul 2017 16:10:32 -0700 Message-ID: <20170712231032.GM22780@codeaurora.org> References: <20170709132814.2339-1-marek.vasut+renesas@gmail.com> <20170709132814.2339-7-marek.vasut+renesas@gmail.com> Mime-Version: 1.0 Content-Type: text/plain; charset=us-ascii Return-path: Content-Disposition: inline In-Reply-To: <20170709132814.2339-7-marek.vasut+renesas@gmail.com> Sender: linux-renesas-soc-owner@vger.kernel.org To: Marek Vasut Cc: linux-clk@vger.kernel.org, Marek Vasut , Alexey Firago , Rob Herring , Michael Turquette , Laurent Pinchart , linux-renesas-soc@vger.kernel.org, devicetree@vger.kernel.org List-Id: devicetree@vger.kernel.org On 07/09, Marek Vasut wrote: > IDT VersaClock 6 5P49V6901 has 4 clock outputs, 4 fractional dividers. > Input clock source can be taken from either external crystal or from > external reference clock. > > Signed-off-by: Marek Vasut > Cc: Alexey Firago > Cc: Rob Herring > Cc: Stephen Boyd > Cc: Michael Turquette > Cc: Laurent Pinchart > Cc: linux-renesas-soc@vger.kernel.org > Cc: devicetree@vger.kernel.org > Acked-by: Rob Herring > --- Applied to clk-next -- Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, a Linux Foundation Collaborative Project