From mboxrd@z Thu Jan 1 00:00:00 1970 From: Leo Yan Subject: Re: [PATCH v2 2/3] mailbox: Add support for Hi3660 mailbox Date: Mon, 30 Oct 2017 19:13:13 +0800 Message-ID: <20171030111313.GF31478@leoy-ThinkPad-T440> References: <1509084904-2505-1-git-send-email-zhongkaihua@huawei.com> <1509084904-2505-3-git-send-email-zhongkaihua@huawei.com> <20171027104559.em5n5ogro46ethmq@salmiak> <20171030044506.GE31478@leoy-ThinkPad-T440> <20171030101940.dtf6rw7alhkn6irf@lakrids.cambridge.arm.com> Mime-Version: 1.0 Content-Type: text/plain; charset=us-ascii Return-path: Content-Disposition: inline In-Reply-To: <20171030101940.dtf6rw7alhkn6irf@lakrids.cambridge.arm.com> Sender: linux-kernel-owner@vger.kernel.org To: Mark Rutland Cc: Kaihua Zhong , robh+dt@kernel.org, xuwei5@hisilicon.com, catalin.marinas@arm.com, will.deacon@arm.com, jassisinghbrar@gmail.com, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, guodong.xu@linaro.org, haojian.zhuang@linaro.org, suzhuangluan@hisilicon.com, xuezhiliang@hisilicon.com, kevin.wangtao@hisilicon.com List-Id: devicetree@vger.kernel.org Hi Mark, On Mon, Oct 30, 2017 at 10:19:40AM +0000, Mark Rutland wrote: > Hi, > > On Mon, Oct 30, 2017 at 12:45:06PM +0800, Leo Yan wrote: > > On Fri, Oct 27, 2017 at 11:46:00AM +0100, Mark Rutland wrote: > > > On Fri, Oct 27, 2017 at 02:15:03PM +0800, Kaihua Zhong wrote: > > > > +static int hi3660_mbox_check_state(struct mbox_chan *chan) > > > > +{ > > > > > + /* Ensure channel is released */ > > > > + writel_relaxed(0xffffffff, base + MBOX_IMASK_REG); > > > > + writel_relaxed(BIT(mdev->ack_irq), base + MBOX_SRC_REG); > > > > + __asm__ volatile ("sev"); > > > > + return 0; > > > > +} > > > > > > Drivers really shouldn't be using SEV directly (even if via the > > > sev() macro)... > > > > > > This SEV isn't ordered w.r.t. anything, and it's unclear what > > > ordering you need, so this simply does not work. > > > > I will leave your questions for Hisilicon colleagues, essentially your > > questions are related with mailbox mechanism. > > > > But I'd like to firstly get clear your question for "This SEV isn't > > ordered w.r.t. anything". From my understanding, ARMv8 architecture > > natually adds DMB before SEV so all previous register writing > > opreations should be ensured to endpoint before SEV? > > This is not the case; SEV does not add any implicit memory barrier, and > is not ordered w.r.t. memory accesses. > > See ARM DDI 0487B.b, page D1-1905, "The Send Event instructions": > > The PE is not required to guarantee the ordering of this event with > respect to the completion of memory accesses by instructions before > the SEV instruction. Therefore, ARM recommends that software > includes a DSB instruction before any SEV instruction. My fault and thanks for explanation. > Note that a DMB is not sufficient, as SEV is not a memory access. Understood now, so below code should be safe? wmb(); -> dsb(st); sev(); Thanks, Leo Yan