* [PATCH v3 0/2] cpufreq: Add sunxi nvmem based CPU scaling driver @ 2019-04-10 17:41 Yangtao Li 2019-04-10 17:41 ` [PATCH v3 1/2] " Yangtao Li 2019-04-10 17:41 ` [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 Yangtao Li 0 siblings, 2 replies; 13+ messages in thread From: Yangtao Li @ 2019-04-10 17:41 UTC (permalink / raw) To: tiny.windzz, vireshk, nm, sboyd, robh+dt, mark.rutland, maxime.ripard, wens, rjw, davem, mchehab+samsung, gregkh, nicolas.ferre Cc: linux-pm, devicetree, linux-arm-kernel, linux-kernel Add sunxi nvmem based CPU scaling driver, refers to qcom-cpufreq-kryo. Yangtao Li (2): cpufreq: Add sunxi nvmem based CPU scaling driver dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 .../bindings/opp/sunxi-nvmem-cpufreq.txt | 168 +++++++++++++ MAINTAINERS | 7 + drivers/cpufreq/Kconfig.arm | 10 + drivers/cpufreq/Makefile | 1 + drivers/cpufreq/cpufreq-dt-platdev.c | 2 + drivers/cpufreq/sunxi-cpufreq-nvmem.c | 232 ++++++++++++++++++ 6 files changed, 420 insertions(+) create mode 100644 Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt create mode 100644 drivers/cpufreq/sunxi-cpufreq-nvmem.c --- v3: -update changelog and title -convert compatibles to allwinner,cpu-operating-points-v2 -document the valid names for opp-microvolt-<name> v2: -update changelog -convert to dev_pm_opp_set_prop_name instead of dev_pm_opp_set_supported_hw -some change in OPP Node --- 2.17.0 ^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH v3 1/2] cpufreq: Add sunxi nvmem based CPU scaling driver 2019-04-10 17:41 [PATCH v3 0/2] cpufreq: Add sunxi nvmem based CPU scaling driver Yangtao Li @ 2019-04-10 17:41 ` Yangtao Li 2019-04-11 4:03 ` Viresh Kumar 2019-04-11 8:09 ` Maxime Ripard 2019-04-10 17:41 ` [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 Yangtao Li 1 sibling, 2 replies; 13+ messages in thread From: Yangtao Li @ 2019-04-10 17:41 UTC (permalink / raw) To: tiny.windzz, vireshk, nm, sboyd, robh+dt, mark.rutland, maxime.ripard, wens, rjw, davem, mchehab+samsung, gregkh, nicolas.ferre Cc: linux-pm, devicetree, linux-arm-kernel, linux-kernel For some SoCs, the CPU frequency subset and voltage value of each OPP varies based on the silicon variant in use. The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to provide the OPP framework with required information. Signed-off-by: Yangtao Li <tiny.windzz@gmail.com> --- MAINTAINERS | 7 + drivers/cpufreq/Kconfig.arm | 10 ++ drivers/cpufreq/Makefile | 1 + drivers/cpufreq/cpufreq-dt-platdev.c | 2 + drivers/cpufreq/sunxi-cpufreq-nvmem.c | 232 ++++++++++++++++++++++++++ 5 files changed, 252 insertions(+) create mode 100644 drivers/cpufreq/sunxi-cpufreq-nvmem.c diff --git a/MAINTAINERS b/MAINTAINERS index 391405091c6b..bfd18ba6aa1a 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -667,6 +667,13 @@ S: Maintained F: Documentation/i2c/busses/i2c-ali1563 F: drivers/i2c/busses/i2c-ali1563.c +ALLWINNER CPUFREQ DRIVER +M: Yangtao Li <tiny.windzz@gmail.com> +L: linux-pm@vger.kernel.org +S: Maintained +F: Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt +F: drivers/cpufreq/sunxi-cpufreq-nvmem.c + ALLWINNER SECURITY SYSTEM M: Corentin Labbe <clabbe.montjoie@gmail.com> L: linux-crypto@vger.kernel.org diff --git a/drivers/cpufreq/Kconfig.arm b/drivers/cpufreq/Kconfig.arm index 179a1d302f48..25933c4321a7 100644 --- a/drivers/cpufreq/Kconfig.arm +++ b/drivers/cpufreq/Kconfig.arm @@ -18,6 +18,16 @@ config ACPI_CPPC_CPUFREQ If in doubt, say N. +config ARM_ALLWINNER_CPUFREQ_NVMEM + tristate "Allwinner nvmem based CPUFreq" + depends on ARCH_SUNXI + depends on NVMEM_SUNXI_SID + select PM_OPP + help + This adds the CPUFreq driver for Allwinner nvmem based SoC. + + If in doubt, say N. + config ARM_ARMADA_37XX_CPUFREQ tristate "Armada 37xx CPUFreq support" depends on ARCH_MVEBU && CPUFREQ_DT diff --git a/drivers/cpufreq/Makefile b/drivers/cpufreq/Makefile index 689b26c6f949..da28de67613c 100644 --- a/drivers/cpufreq/Makefile +++ b/drivers/cpufreq/Makefile @@ -78,6 +78,7 @@ obj-$(CONFIG_ARM_SCMI_CPUFREQ) += scmi-cpufreq.o obj-$(CONFIG_ARM_SCPI_CPUFREQ) += scpi-cpufreq.o obj-$(CONFIG_ARM_SPEAR_CPUFREQ) += spear-cpufreq.o obj-$(CONFIG_ARM_STI_CPUFREQ) += sti-cpufreq.o +obj-$(CONFIG_ARM_ALLWINNER_CPUFREQ_NVMEM) += sunxi-cpufreq-nvmem.o obj-$(CONFIG_ARM_TANGO_CPUFREQ) += tango-cpufreq.o obj-$(CONFIG_ARM_TEGRA20_CPUFREQ) += tegra20-cpufreq.o obj-$(CONFIG_ARM_TEGRA124_CPUFREQ) += tegra124-cpufreq.o diff --git a/drivers/cpufreq/cpufreq-dt-platdev.c b/drivers/cpufreq/cpufreq-dt-platdev.c index 47729a22c159..50e7810f3a28 100644 --- a/drivers/cpufreq/cpufreq-dt-platdev.c +++ b/drivers/cpufreq/cpufreq-dt-platdev.c @@ -105,6 +105,8 @@ static const struct of_device_id whitelist[] __initconst = { * platforms using "operating-points-v2" property. */ static const struct of_device_id blacklist[] __initconst = { + { .compatible = "allwinner,sun50i-h6", }, + { .compatible = "calxeda,highbank", }, { .compatible = "calxeda,ecx-2000", }, diff --git a/drivers/cpufreq/sunxi-cpufreq-nvmem.c b/drivers/cpufreq/sunxi-cpufreq-nvmem.c new file mode 100644 index 000000000000..6bf4755d00d9 --- /dev/null +++ b/drivers/cpufreq/sunxi-cpufreq-nvmem.c @@ -0,0 +1,232 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Allwinner CPUFreq nvmem based driver + * + * The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to + * provide the OPP framework with required information. + * + * Copyright (C) 2019 Yangtao Li <tiny.windzz@gmail.com> + */ + +#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt + +#include <linux/module.h> +#include <linux/nvmem-consumer.h> +#include <linux/of_device.h> +#include <linux/platform_device.h> +#include <linux/pm_opp.h> +#include <linux/slab.h> + +#define MAX_NAME_LEN 7 + +struct sunxi_cpufreq_soc_data { + u32 (*efuse_xlate)(const struct sunxi_cpufreq_soc_data *soc_data, + u32 efuse); + u32 nvmem_mask; + u32 nvmem_shift; +}; + +static struct platform_device *cpufreq_dt_pdev, *sunxi_cpufreq_pdev; + +static u32 sun50i_efuse_xlate(const struct sunxi_cpufreq_soc_data *soc_data, + u32 efuse) +{ + return (efuse >> soc_data->nvmem_shift) & soc_data->nvmem_mask; +} + +/** + * sunxi_cpufreq_get_efuse() - Parse and return efuse value present on SoC + * @soc_data: Pointer to sunxi_cpufreq_soc_data context + * @versions: Set to the value parsed from efuse + * + * Returns 0 if success. + */ +static int sunxi_cpufreq_get_efuse(const struct sunxi_cpufreq_soc_data *soc_data, + u32 *versions) +{ + struct nvmem_cell *speedbin_nvmem; + struct device_node *np; + struct device *cpu_dev; + u32 *speedbin; + size_t len; + int ret; + + cpu_dev = get_cpu_device(0); + if (!cpu_dev) + return -ENODEV; + + np = dev_pm_opp_of_get_opp_desc_node(cpu_dev); + if (!np) + return -ENOENT; + + ret = of_device_is_compatible(np, "allwinner,cpu-operating-points-v2"); + if (!ret) { + of_node_put(np); + return -ENOENT; + } + + speedbin_nvmem = of_nvmem_cell_get(np, NULL); + of_node_put(np); + if (IS_ERR(speedbin_nvmem)) { + if (PTR_ERR(speedbin_nvmem) != -EPROBE_DEFER) + pr_err("Could not get nvmem cell: %ld\n", + PTR_ERR(speedbin_nvmem)); + return PTR_ERR(speedbin_nvmem); + } + + speedbin = nvmem_cell_read(speedbin_nvmem, &len); + nvmem_cell_put(speedbin_nvmem); + if (IS_ERR(speedbin)) + return PTR_ERR(speedbin); + + *versions = soc_data->efuse_xlate(soc_data, *speedbin); + + kfree(speedbin); + return 0; +}; + +static const struct sunxi_cpufreq_soc_data sun50i_h6_data = { + .efuse_xlate = sun50i_efuse_xlate, + .nvmem_mask = 0x7, + .nvmem_shift = 5, +}; + +static const struct of_device_id sunxi_cpufreq_match_list[] = { + { .compatible = "allwinner,sun50i-h6", .data = &sun50i_h6_data }, + {} +}; + +static const struct of_device_id *sunxi_cpufreq_match_node(void) +{ + struct device_node *np; + const struct of_device_id *match; + + np = of_find_node_by_path("/"); + match = of_match_node(sunxi_cpufreq_match_list, np); + of_node_put(np); + + return match; +} + +static int sunxi_cpufreq_nvmem_probe(struct platform_device *pdev) +{ + struct opp_table **opp_tables; + const struct of_device_id *match; + char name[MAX_NAME_LEN]; + unsigned int cpu; + u32 speed = 0; + int ret; + + opp_tables = kcalloc(num_possible_cpus(), sizeof(*opp_tables), + GFP_KERNEL); + if (!opp_tables) + return -ENOMEM; + + match = dev_get_platdata(&pdev->dev); + if (!match) + return -EINVAL; + + ret = sunxi_cpufreq_get_efuse(match->data, &speed); + if (ret) + return ret; + + snprintf(name, MAX_NAME_LEN, "speed%d", speed); + + for_each_possible_cpu(cpu) { + struct device *cpu_dev = get_cpu_device(cpu); + + if (NULL == cpu_dev) { + ret = -ENODEV; + goto free_opp; + } + + opp_tables[cpu] = dev_pm_opp_set_prop_name(cpu_dev, name); + if (IS_ERR(opp_tables[cpu])) { + ret = PTR_ERR(opp_tables[cpu]); + pr_err("Failed to set prop name\n"); + goto free_opp; + } + } + + cpufreq_dt_pdev = platform_device_register_simple("cpufreq-dt", -1, + NULL, 0); + if (!IS_ERR(cpufreq_dt_pdev)) { + platform_set_drvdata(pdev, opp_tables); + return 0; + } + + ret = PTR_ERR(cpufreq_dt_pdev); + pr_err("Failed to register platform device\n"); + +free_opp: + for_each_possible_cpu(cpu) { + if (IS_ERR_OR_NULL(opp_tables[cpu])) + break; + dev_pm_opp_put_prop_name(opp_tables[cpu]); + } + kfree(opp_tables); + + return ret; +} + +static int sunxi_cpufreq_nvmem_remove(struct platform_device *pdev) +{ + struct opp_table **opp_tables = platform_get_drvdata(pdev); + unsigned int cpu; + + platform_device_unregister(cpufreq_dt_pdev); + + for_each_possible_cpu(cpu) + dev_pm_opp_put_prop_name(opp_tables[cpu]); + + kfree(opp_tables); + + return 0; +} + +static struct platform_driver sunxi_cpufreq_driver = { + .probe = sunxi_cpufreq_nvmem_probe, + .remove = sunxi_cpufreq_nvmem_remove, + .driver = { + .name = "sunxi-cpufreq-nvmem", + }, +}; + +/* + * Since the driver depends on nvmem drivers, which may return EPROBE_DEFER, + * all the real activity is done in the probe, which may be defered as well. + * The init here is only registering the driver and the platform device. + */ +static int __init sunxi_cpufreq_init(void) +{ + const struct of_device_id *match; + int ret; + + match = sunxi_cpufreq_match_node(); + if (!match) + return -ENODEV; + + ret = platform_driver_register(&sunxi_cpufreq_driver); + if (unlikely(ret < 0)) + return ret; + + sunxi_cpufreq_pdev = platform_device_register_data(NULL, + "sunxi-cpufreq-nvmem", -1, match, sizeof(*match)); + ret = PTR_ERR_OR_ZERO(sunxi_cpufreq_pdev); + if (0 == ret) + return 0; + + platform_driver_unregister(&sunxi_cpufreq_driver); + return ret; +} +module_init(sunxi_cpufreq_init); + +static void __exit sunxi_cpufreq_exit(void) +{ + platform_device_unregister(sunxi_cpufreq_pdev); + platform_driver_unregister(&sunxi_cpufreq_driver); +} +module_exit(sunxi_cpufreq_exit); + +MODULE_DESCRIPTION("Sunxi cpufreq driver"); +MODULE_LICENSE("GPL v2"); -- 2.17.0 ^ permalink raw reply related [flat|nested] 13+ messages in thread
* Re: [PATCH v3 1/2] cpufreq: Add sunxi nvmem based CPU scaling driver 2019-04-10 17:41 ` [PATCH v3 1/2] " Yangtao Li @ 2019-04-11 4:03 ` Viresh Kumar 2019-04-11 8:09 ` Maxime Ripard 1 sibling, 0 replies; 13+ messages in thread From: Viresh Kumar @ 2019-04-11 4:03 UTC (permalink / raw) To: Yangtao Li Cc: vireshk, nm, sboyd, robh+dt, mark.rutland, maxime.ripard, wens, rjw, davem, mchehab+samsung, gregkh, nicolas.ferre, linux-pm, devicetree, linux-arm-kernel, linux-kernel On 10-04-19, 13:41, Yangtao Li wrote: > For some SoCs, the CPU frequency subset and voltage value of each OPP > varies based on the silicon variant in use. The sunxi-cpufreq-nvmem > driver reads the efuse value from the SoC to provide the OPP framework > with required information. > > Signed-off-by: Yangtao Li <tiny.windzz@gmail.com> > --- > MAINTAINERS | 7 + > drivers/cpufreq/Kconfig.arm | 10 ++ > drivers/cpufreq/Makefile | 1 + > drivers/cpufreq/cpufreq-dt-platdev.c | 2 + > drivers/cpufreq/sunxi-cpufreq-nvmem.c | 232 ++++++++++++++++++++++++++ > 5 files changed, 252 insertions(+) > create mode 100644 drivers/cpufreq/sunxi-cpufreq-nvmem.c > > diff --git a/MAINTAINERS b/MAINTAINERS > index 391405091c6b..bfd18ba6aa1a 100644 > --- a/MAINTAINERS > +++ b/MAINTAINERS > @@ -667,6 +667,13 @@ S: Maintained > F: Documentation/i2c/busses/i2c-ali1563 > F: drivers/i2c/busses/i2c-ali1563.c > > +ALLWINNER CPUFREQ DRIVER > +M: Yangtao Li <tiny.windzz@gmail.com> > +L: linux-pm@vger.kernel.org > +S: Maintained > +F: Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt > +F: drivers/cpufreq/sunxi-cpufreq-nvmem.c > + > ALLWINNER SECURITY SYSTEM > M: Corentin Labbe <clabbe.montjoie@gmail.com> > L: linux-crypto@vger.kernel.org > diff --git a/drivers/cpufreq/Kconfig.arm b/drivers/cpufreq/Kconfig.arm > index 179a1d302f48..25933c4321a7 100644 > --- a/drivers/cpufreq/Kconfig.arm > +++ b/drivers/cpufreq/Kconfig.arm > @@ -18,6 +18,16 @@ config ACPI_CPPC_CPUFREQ > > If in doubt, say N. > > +config ARM_ALLWINNER_CPUFREQ_NVMEM > + tristate "Allwinner nvmem based CPUFreq" > + depends on ARCH_SUNXI > + depends on NVMEM_SUNXI_SID > + select PM_OPP > + help > + This adds the CPUFreq driver for Allwinner nvmem based SoC. > + > + If in doubt, say N. > + > config ARM_ARMADA_37XX_CPUFREQ > tristate "Armada 37xx CPUFreq support" > depends on ARCH_MVEBU && CPUFREQ_DT > diff --git a/drivers/cpufreq/Makefile b/drivers/cpufreq/Makefile > index 689b26c6f949..da28de67613c 100644 > --- a/drivers/cpufreq/Makefile > +++ b/drivers/cpufreq/Makefile > @@ -78,6 +78,7 @@ obj-$(CONFIG_ARM_SCMI_CPUFREQ) += scmi-cpufreq.o > obj-$(CONFIG_ARM_SCPI_CPUFREQ) += scpi-cpufreq.o > obj-$(CONFIG_ARM_SPEAR_CPUFREQ) += spear-cpufreq.o > obj-$(CONFIG_ARM_STI_CPUFREQ) += sti-cpufreq.o > +obj-$(CONFIG_ARM_ALLWINNER_CPUFREQ_NVMEM) += sunxi-cpufreq-nvmem.o > obj-$(CONFIG_ARM_TANGO_CPUFREQ) += tango-cpufreq.o > obj-$(CONFIG_ARM_TEGRA20_CPUFREQ) += tegra20-cpufreq.o > obj-$(CONFIG_ARM_TEGRA124_CPUFREQ) += tegra124-cpufreq.o > diff --git a/drivers/cpufreq/cpufreq-dt-platdev.c b/drivers/cpufreq/cpufreq-dt-platdev.c > index 47729a22c159..50e7810f3a28 100644 > --- a/drivers/cpufreq/cpufreq-dt-platdev.c > +++ b/drivers/cpufreq/cpufreq-dt-platdev.c > @@ -105,6 +105,8 @@ static const struct of_device_id whitelist[] __initconst = { > * platforms using "operating-points-v2" property. > */ > static const struct of_device_id blacklist[] __initconst = { > + { .compatible = "allwinner,sun50i-h6", }, > + > { .compatible = "calxeda,highbank", }, > { .compatible = "calxeda,ecx-2000", }, > > diff --git a/drivers/cpufreq/sunxi-cpufreq-nvmem.c b/drivers/cpufreq/sunxi-cpufreq-nvmem.c > new file mode 100644 > index 000000000000..6bf4755d00d9 > --- /dev/null > +++ b/drivers/cpufreq/sunxi-cpufreq-nvmem.c > @@ -0,0 +1,232 @@ > +// SPDX-License-Identifier: GPL-2.0 > +/* > + * Allwinner CPUFreq nvmem based driver > + * > + * The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to > + * provide the OPP framework with required information. > + * > + * Copyright (C) 2019 Yangtao Li <tiny.windzz@gmail.com> > + */ > + > +#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt > + > +#include <linux/module.h> > +#include <linux/nvmem-consumer.h> > +#include <linux/of_device.h> > +#include <linux/platform_device.h> > +#include <linux/pm_opp.h> > +#include <linux/slab.h> > + > +#define MAX_NAME_LEN 7 > + > +struct sunxi_cpufreq_soc_data { > + u32 (*efuse_xlate)(const struct sunxi_cpufreq_soc_data *soc_data, > + u32 efuse); > + u32 nvmem_mask; > + u32 nvmem_shift; > +}; > + > +static struct platform_device *cpufreq_dt_pdev, *sunxi_cpufreq_pdev; > + > +static u32 sun50i_efuse_xlate(const struct sunxi_cpufreq_soc_data *soc_data, > + u32 efuse) > +{ > + return (efuse >> soc_data->nvmem_shift) & soc_data->nvmem_mask; > +} > + > +/** > + * sunxi_cpufreq_get_efuse() - Parse and return efuse value present on SoC > + * @soc_data: Pointer to sunxi_cpufreq_soc_data context > + * @versions: Set to the value parsed from efuse > + * > + * Returns 0 if success. > + */ > +static int sunxi_cpufreq_get_efuse(const struct sunxi_cpufreq_soc_data *soc_data, > + u32 *versions) > +{ > + struct nvmem_cell *speedbin_nvmem; > + struct device_node *np; > + struct device *cpu_dev; > + u32 *speedbin; > + size_t len; > + int ret; > + > + cpu_dev = get_cpu_device(0); > + if (!cpu_dev) > + return -ENODEV; > + > + np = dev_pm_opp_of_get_opp_desc_node(cpu_dev); > + if (!np) > + return -ENOENT; > + > + ret = of_device_is_compatible(np, "allwinner,cpu-operating-points-v2"); > + if (!ret) { > + of_node_put(np); > + return -ENOENT; > + } > + > + speedbin_nvmem = of_nvmem_cell_get(np, NULL); > + of_node_put(np); > + if (IS_ERR(speedbin_nvmem)) { > + if (PTR_ERR(speedbin_nvmem) != -EPROBE_DEFER) > + pr_err("Could not get nvmem cell: %ld\n", > + PTR_ERR(speedbin_nvmem)); > + return PTR_ERR(speedbin_nvmem); > + } > + > + speedbin = nvmem_cell_read(speedbin_nvmem, &len); > + nvmem_cell_put(speedbin_nvmem); > + if (IS_ERR(speedbin)) > + return PTR_ERR(speedbin); > + > + *versions = soc_data->efuse_xlate(soc_data, *speedbin); > + > + kfree(speedbin); > + return 0; > +}; > + > +static const struct sunxi_cpufreq_soc_data sun50i_h6_data = { > + .efuse_xlate = sun50i_efuse_xlate, > + .nvmem_mask = 0x7, > + .nvmem_shift = 5, > +}; > + > +static const struct of_device_id sunxi_cpufreq_match_list[] = { > + { .compatible = "allwinner,sun50i-h6", .data = &sun50i_h6_data }, > + {} > +}; > + > +static const struct of_device_id *sunxi_cpufreq_match_node(void) > +{ > + struct device_node *np; > + const struct of_device_id *match; > + > + np = of_find_node_by_path("/"); > + match = of_match_node(sunxi_cpufreq_match_list, np); > + of_node_put(np); > + > + return match; > +} > + As I said in the previous version, this should have been moved to somewhere below. i.e. right above the routine that needs it. > +static int sunxi_cpufreq_nvmem_probe(struct platform_device *pdev) > +{ > + struct opp_table **opp_tables; > + const struct of_device_id *match; > + char name[MAX_NAME_LEN]; > + unsigned int cpu; > + u32 speed = 0; > + int ret; > + > + opp_tables = kcalloc(num_possible_cpus(), sizeof(*opp_tables), > + GFP_KERNEL); > + if (!opp_tables) > + return -ENOMEM; > + > + match = dev_get_platdata(&pdev->dev); Also, you should have just passed match->data instead of match here. > + if (!match) > + return -EINVAL; > + > + ret = sunxi_cpufreq_get_efuse(match->data, &speed); > + if (ret) > + return ret; > + > + snprintf(name, MAX_NAME_LEN, "speed%d", speed); > + > + for_each_possible_cpu(cpu) { > + struct device *cpu_dev = get_cpu_device(cpu); > + > + if (NULL == cpu_dev) { > + ret = -ENODEV; > + goto free_opp; > + } > + > + opp_tables[cpu] = dev_pm_opp_set_prop_name(cpu_dev, name); > + if (IS_ERR(opp_tables[cpu])) { > + ret = PTR_ERR(opp_tables[cpu]); > + pr_err("Failed to set prop name\n"); > + goto free_opp; > + } > + } > + > + cpufreq_dt_pdev = platform_device_register_simple("cpufreq-dt", -1, > + NULL, 0); > + if (!IS_ERR(cpufreq_dt_pdev)) { > + platform_set_drvdata(pdev, opp_tables); > + return 0; > + } > + > + ret = PTR_ERR(cpufreq_dt_pdev); > + pr_err("Failed to register platform device\n"); > + > +free_opp: > + for_each_possible_cpu(cpu) { > + if (IS_ERR_OR_NULL(opp_tables[cpu])) > + break; > + dev_pm_opp_put_prop_name(opp_tables[cpu]); > + } > + kfree(opp_tables); > + > + return ret; > +} > + > +static int sunxi_cpufreq_nvmem_remove(struct platform_device *pdev) > +{ > + struct opp_table **opp_tables = platform_get_drvdata(pdev); > + unsigned int cpu; > + > + platform_device_unregister(cpufreq_dt_pdev); > + > + for_each_possible_cpu(cpu) > + dev_pm_opp_put_prop_name(opp_tables[cpu]); > + > + kfree(opp_tables); > + > + return 0; > +} > + > +static struct platform_driver sunxi_cpufreq_driver = { > + .probe = sunxi_cpufreq_nvmem_probe, > + .remove = sunxi_cpufreq_nvmem_remove, > + .driver = { > + .name = "sunxi-cpufreq-nvmem", > + }, > +}; > + > +/* > + * Since the driver depends on nvmem drivers, which may return EPROBE_DEFER, > + * all the real activity is done in the probe, which may be defered as well. > + * The init here is only registering the driver and the platform device. > + */ > +static int __init sunxi_cpufreq_init(void) > +{ > + const struct of_device_id *match; > + int ret; > + > + match = sunxi_cpufreq_match_node(); > + if (!match) > + return -ENODEV; > + > + ret = platform_driver_register(&sunxi_cpufreq_driver); > + if (unlikely(ret < 0)) > + return ret; > + > + sunxi_cpufreq_pdev = platform_device_register_data(NULL, > + "sunxi-cpufreq-nvmem", -1, match, sizeof(*match)); > + ret = PTR_ERR_OR_ZERO(sunxi_cpufreq_pdev); > + if (0 == ret) > + return 0; > + > + platform_driver_unregister(&sunxi_cpufreq_driver); > + return ret; > +} > +module_init(sunxi_cpufreq_init); > + > +static void __exit sunxi_cpufreq_exit(void) > +{ > + platform_device_unregister(sunxi_cpufreq_pdev); > + platform_driver_unregister(&sunxi_cpufreq_driver); > +} > +module_exit(sunxi_cpufreq_exit); > + > +MODULE_DESCRIPTION("Sunxi cpufreq driver"); > +MODULE_LICENSE("GPL v2"); > -- > 2.17.0 -- viresh ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 1/2] cpufreq: Add sunxi nvmem based CPU scaling driver 2019-04-10 17:41 ` [PATCH v3 1/2] " Yangtao Li 2019-04-11 4:03 ` Viresh Kumar @ 2019-04-11 8:09 ` Maxime Ripard 2019-04-11 18:36 ` Frank Lee 1 sibling, 1 reply; 13+ messages in thread From: Maxime Ripard @ 2019-04-11 8:09 UTC (permalink / raw) To: Yangtao Li Cc: vireshk, nm, sboyd, robh+dt, mark.rutland, wens, rjw, davem, mchehab+samsung, gregkh, nicolas.ferre, linux-pm, devicetree, linux-arm-kernel, linux-kernel [-- Attachment #1: Type: text/plain, Size: 1885 bytes --] Hi, On Wed, Apr 10, 2019 at 01:41:38PM -0400, Yangtao Li wrote: > For some SoCs, the CPU frequency subset and voltage value of each OPP > varies based on the silicon variant in use. The sunxi-cpufreq-nvmem > driver reads the efuse value from the SoC to provide the OPP framework > with required information. > > Signed-off-by: Yangtao Li <tiny.windzz@gmail.com> The driver has a bunch of checkpatch warnings, please fix them (running checkpatch with --strict). > --- > MAINTAINERS | 7 + > drivers/cpufreq/Kconfig.arm | 10 ++ > drivers/cpufreq/Makefile | 1 + > drivers/cpufreq/cpufreq-dt-platdev.c | 2 + > drivers/cpufreq/sunxi-cpufreq-nvmem.c | 232 ++++++++++++++++++++++++++ > 5 files changed, 252 insertions(+) > create mode 100644 drivers/cpufreq/sunxi-cpufreq-nvmem.c > > diff --git a/MAINTAINERS b/MAINTAINERS > index 391405091c6b..bfd18ba6aa1a 100644 > --- a/MAINTAINERS > +++ b/MAINTAINERS > @@ -667,6 +667,13 @@ S: Maintained > F: Documentation/i2c/busses/i2c-ali1563 > F: drivers/i2c/busses/i2c-ali1563.c > > +ALLWINNER CPUFREQ DRIVER > +M: Yangtao Li <tiny.windzz@gmail.com> > +L: linux-pm@vger.kernel.org > +S: Maintained > +F: Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt > +F: drivers/cpufreq/sunxi-cpufreq-nvmem.c > + Please use a less generic name for the driver as well. It's called sunxi, but applies to a single SoC (for now). > +struct sunxi_cpufreq_soc_data { > + u32 (*efuse_xlate)(const struct sunxi_cpufreq_soc_data *soc_data, > + u32 efuse); > + u32 nvmem_mask; > + u32 nvmem_shift; > +}; What cases do you have? You're mentionning that it might apply to more SoCs, which ones? How is the data stored on those SoCs (and why do you need this particular abstraction)? Thanks! Maxime -- Maxime Ripard, Bootlin Embedded Linux and Kernel engineering https://bootlin.com [-- Attachment #2: signature.asc --] [-- Type: application/pgp-signature, Size: 228 bytes --] ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 1/2] cpufreq: Add sunxi nvmem based CPU scaling driver 2019-04-11 8:09 ` Maxime Ripard @ 2019-04-11 18:36 ` Frank Lee 2019-04-11 18:41 ` Frank Lee 0 siblings, 1 reply; 13+ messages in thread From: Frank Lee @ 2019-04-11 18:36 UTC (permalink / raw) To: Maxime Ripard Cc: vireshk, nm, sboyd, robh+dt, mark.rutland, Chen-Yu Tsai, rjw, davem, mchehab+samsung, Greg Kroah-Hartman, nicolas.ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List Hi, Changes: 1. I removed this sunxi_cpufreq_soc_data structure for now. 2. Convert to less generic name. 3. Update soc_bin xlate. (LINE:484 https://github.com/Allwinner-Homlet/H6-BSP4.9-linux/blob/master/drivers/soc/sunxi/sunxi-sid.c) Now temporarily consider it as supporting only one platform. Anything else to modify? THx, Yangtao diff --git a/drivers/cpufreq/sun5i-cpufreq-nvmem.c b/drivers/cpufreq/sun5i-cpufreq-nvmem.c new file mode 100644 index 000000000000..08a8f99463ba --- /dev/null +++ b/drivers/cpufreq/sun5i-cpufreq-nvmem.c @@ -0,0 +1,225 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Allwinner CPUFreq nvmem based driver + * + * The sun5i-cpufreq-nvmem driver reads the efuse value from the SoC to + * provide the OPP framework with required information. + * + * Copyright (C) 2019 Yangtao Li <tiny.windzz@gmail.com> + */ + +#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt + +#include <linux/module.h> +#include <linux/nvmem-consumer.h> +#include <linux/of_device.h> +#include <linux/platform_device.h> +#include <linux/pm_opp.h> +#include <linux/slab.h> + +#define MAX_NAME_LEN 7 + +#define NVMEM_MASK 0x7 +#define NVMEM_SHIFT 5 + +static struct platform_device *cpufreq_dt_pdev, *sunxi_cpufreq_pdev; + +/** + * sunxi_cpufreq_get_efuse() - Parse and return efuse value present on SoC + * @versions: Set to the value parsed from efuse + * + * Returns 0 if success. + */ +static int sunxi_cpufreq_get_efuse(u32 *versions) +{ + struct nvmem_cell *speedbin_nvmem; + struct device_node *np; + struct device *cpu_dev; + u32 *speedbin, efuse_value; + size_t len; + int ret; + + cpu_dev = get_cpu_device(0); + if (!cpu_dev) + return -ENODEV; + + np = dev_pm_opp_of_get_opp_desc_node(cpu_dev); + if (!np) + return -ENOENT; + + ret = of_device_is_compatible(np, + "allwinner,sun50i-h6-operating-points"); + if (!ret) { + of_node_put(np); + return -ENOENT; + } + + speedbin_nvmem = of_nvmem_cell_get(np, NULL); + of_node_put(np); + if (IS_ERR(speedbin_nvmem)) { + if (PTR_ERR(speedbin_nvmem) != -EPROBE_DEFER) + pr_err("Could not get nvmem cell: %ld\n", + PTR_ERR(speedbin_nvmem)); + return PTR_ERR(speedbin_nvmem); + } + + speedbin = nvmem_cell_read(speedbin_nvmem, &len); + nvmem_cell_put(speedbin_nvmem); + if (IS_ERR(speedbin)) + return PTR_ERR(speedbin); + + efuse_value = (*speedbin >> NVMEM_SHIFT) & NVMEM_MASK; + switch (efuse_value) { + case 0b0001: + *versions = 1; + break; + case 0b0011: + *versions = 2; + break; + default: + /* + * For other situations, we treat it as bin0. + * This vf table can be run for any good cpu. + */ + *versions = 0; + break; + } + + kfree(speedbin); + return 0; +}; + +static int sunxi_cpufreq_nvmem_probe(struct platform_device *pdev) +{ + struct opp_table **opp_tables; + char name[MAX_NAME_LEN]; + unsigned int cpu; + u32 speed = 0; + int ret; + + opp_tables = kcalloc(num_possible_cpus(), sizeof(*opp_tables), + GFP_KERNEL); + if (!opp_tables) + return -ENOMEM; + + ret = sunxi_cpufreq_get_efuse(&speed); + if (ret) + return ret; + + snprintf(name, MAX_NAME_LEN, "speed%d", speed); + + for_each_possible_cpu(cpu) { + struct device *cpu_dev = get_cpu_device(cpu); + + if (cpu_dev == NULL) { + ret = -ENODEV; + goto free_opp; + } + + opp_tables[cpu] = dev_pm_opp_set_prop_name(cpu_dev, name); + if (IS_ERR(opp_tables[cpu])) { + ret = PTR_ERR(opp_tables[cpu]); + pr_err("Failed to set prop name\n"); + goto free_opp; + } + } + + cpufreq_dt_pdev = platform_device_register_simple("cpufreq-dt", -1, + NULL, 0); + if (!IS_ERR(cpufreq_dt_pdev)) { + platform_set_drvdata(pdev, opp_tables); + return 0; + } + + ret = PTR_ERR(cpufreq_dt_pdev); + pr_err("Failed to register platform device\n"); + +free_opp: + for_each_possible_cpu(cpu) { + if (IS_ERR_OR_NULL(opp_tables[cpu])) + break; + dev_pm_opp_put_prop_name(opp_tables[cpu]); + } + kfree(opp_tables); + + return ret; +} + +static int sunxi_cpufreq_nvmem_remove(struct platform_device *pdev) +{ + struct opp_table **opp_tables = platform_get_drvdata(pdev); + unsigned int cpu; + + platform_device_unregister(cpufreq_dt_pdev); + + for_each_possible_cpu(cpu) + dev_pm_opp_put_prop_name(opp_tables[cpu]); + + kfree(opp_tables); + + return 0; +} + +static struct platform_driver sunxi_cpufreq_driver = { + .probe = sunxi_cpufreq_nvmem_probe, + .remove = sunxi_cpufreq_nvmem_remove, + .driver = { + .name = "sunxi-cpufreq-nvmem", + }, +}; + +static const struct of_device_id sunxi_cpufreq_match_list[] = { + { .compatible = "allwinner,sun50i-h6" }, + {} +}; + +static const struct of_device_id *sunxi_cpufreq_match_node(void) +{ + const struct of_device_id *match; + struct device_node *np; + + np = of_find_node_by_path("/"); + match = of_match_node(sunxi_cpufreq_match_list, np); + of_node_put(np); + + return match; +} + +/* + * Since the driver depends on nvmem drivers, which may return EPROBE_DEFER, + * all the real activity is done in the probe, which may be defered as well. + * The init here is only registering the driver and the platform device. + */ +static int __init sunxi_cpufreq_init(void) +{ + const struct of_device_id *match; + int ret; + + match = sunxi_cpufreq_match_node(); + if (!match) + return -ENODEV; + + ret = platform_driver_register(&sunxi_cpufreq_driver); + if (unlikely(ret < 0)) + return ret; + + sunxi_cpufreq_pdev = platform_device_register_simple( + "sunxi-cpufreq-nvmem", -1, NULL, 0); + ret = PTR_ERR_OR_ZERO(sunxi_cpufreq_pdev); + if (ret == 0) + return 0; + + platform_driver_unregister(&sunxi_cpufreq_driver); + return ret; +} +module_init(sunxi_cpufreq_init); + +static void __exit sunxi_cpufreq_exit(void) +{ + platform_device_unregister(sunxi_cpufreq_pdev); + platform_driver_unregister(&sunxi_cpufreq_driver); +} +module_exit(sunxi_cpufreq_exit); + +MODULE_DESCRIPTION("Sunxi cpufreq driver"); +MODULE_LICENSE("GPL v2"); -- 2.17.1 ^ permalink raw reply related [flat|nested] 13+ messages in thread
* Re: [PATCH v3 1/2] cpufreq: Add sunxi nvmem based CPU scaling driver 2019-04-11 18:36 ` Frank Lee @ 2019-04-11 18:41 ` Frank Lee 0 siblings, 0 replies; 13+ messages in thread From: Frank Lee @ 2019-04-11 18:41 UTC (permalink / raw) To: Maxime Ripard Cc: vireshk, nm, sboyd, robh+dt, mark.rutland, Chen-Yu Tsai, rjw, davem, mchehab+samsung, Greg Kroah-Hartman, nicolas.ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List [-- Attachment #1: Type: text/plain, Size: 399 bytes --] Hi, Changes: 1. I removed this sunxi_cpufreq_soc_data structure for now. 2. Convert to less generic name. 3. Update soc_bin xlate. (LINE:484 https://github.com/Allwinner-Homlet/H6-BSP4.9-linux/blob/master/drivers/soc/sunxi/sunxi-sid.c) (maybe attach a file is better) Now temporarily consider it as supporting only one platform. Anything else to modify? THx, Yangtao [-- Attachment #2: sun5i-cpufreq-nvmem.c --] [-- Type: text/x-csrc, Size: 5044 bytes --] // SPDX-License-Identifier: GPL-2.0 /* * Allwinner CPUFreq nvmem based driver * * The sun5i-cpufreq-nvmem driver reads the efuse value from the SoC to * provide the OPP framework with required information. * * Copyright (C) 2019 Yangtao Li <tiny.windzz@gmail.com> */ #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt #include <linux/module.h> #include <linux/nvmem-consumer.h> #include <linux/of_device.h> #include <linux/platform_device.h> #include <linux/pm_opp.h> #include <linux/slab.h> #define MAX_NAME_LEN 7 #define NVMEM_MASK 0x7 #define NVMEM_SHIFT 5 static struct platform_device *cpufreq_dt_pdev, *sunxi_cpufreq_pdev; /** * sunxi_cpufreq_get_efuse() - Parse and return efuse value present on SoC * @versions: Set to the value parsed from efuse * * Returns 0 if success. */ static int sunxi_cpufreq_get_efuse(u32 *versions) { struct nvmem_cell *speedbin_nvmem; struct device_node *np; struct device *cpu_dev; u32 *speedbin, efuse_value; size_t len; int ret; cpu_dev = get_cpu_device(0); if (!cpu_dev) return -ENODEV; np = dev_pm_opp_of_get_opp_desc_node(cpu_dev); if (!np) return -ENOENT; ret = of_device_is_compatible(np, "allwinner,sun50i-h6-operating-points"); if (!ret) { of_node_put(np); return -ENOENT; } speedbin_nvmem = of_nvmem_cell_get(np, NULL); of_node_put(np); if (IS_ERR(speedbin_nvmem)) { if (PTR_ERR(speedbin_nvmem) != -EPROBE_DEFER) pr_err("Could not get nvmem cell: %ld\n", PTR_ERR(speedbin_nvmem)); return PTR_ERR(speedbin_nvmem); } speedbin = nvmem_cell_read(speedbin_nvmem, &len); nvmem_cell_put(speedbin_nvmem); if (IS_ERR(speedbin)) return PTR_ERR(speedbin); efuse_value = (*speedbin >> NVMEM_SHIFT) & NVMEM_MASK; switch (efuse_value) { case 0b0001: *versions = 1; break; case 0b0011: *versions = 2; break; default: /* * For other situations, we treat it as bin0. * This vf table can be run for any good cpu. */ *versions = 0; break; } kfree(speedbin); return 0; }; static int sunxi_cpufreq_nvmem_probe(struct platform_device *pdev) { struct opp_table **opp_tables; char name[MAX_NAME_LEN]; unsigned int cpu; u32 speed = 0; int ret; opp_tables = kcalloc(num_possible_cpus(), sizeof(*opp_tables), GFP_KERNEL); if (!opp_tables) return -ENOMEM; ret = sunxi_cpufreq_get_efuse(&speed); if (ret) return ret; snprintf(name, MAX_NAME_LEN, "speed%d", speed); for_each_possible_cpu(cpu) { struct device *cpu_dev = get_cpu_device(cpu); if (cpu_dev == NULL) { ret = -ENODEV; goto free_opp; } opp_tables[cpu] = dev_pm_opp_set_prop_name(cpu_dev, name); if (IS_ERR(opp_tables[cpu])) { ret = PTR_ERR(opp_tables[cpu]); pr_err("Failed to set prop name\n"); goto free_opp; } } cpufreq_dt_pdev = platform_device_register_simple("cpufreq-dt", -1, NULL, 0); if (!IS_ERR(cpufreq_dt_pdev)) { platform_set_drvdata(pdev, opp_tables); return 0; } ret = PTR_ERR(cpufreq_dt_pdev); pr_err("Failed to register platform device\n"); free_opp: for_each_possible_cpu(cpu) { if (IS_ERR_OR_NULL(opp_tables[cpu])) break; dev_pm_opp_put_prop_name(opp_tables[cpu]); } kfree(opp_tables); return ret; } static int sunxi_cpufreq_nvmem_remove(struct platform_device *pdev) { struct opp_table **opp_tables = platform_get_drvdata(pdev); unsigned int cpu; platform_device_unregister(cpufreq_dt_pdev); for_each_possible_cpu(cpu) dev_pm_opp_put_prop_name(opp_tables[cpu]); kfree(opp_tables); return 0; } static struct platform_driver sunxi_cpufreq_driver = { .probe = sunxi_cpufreq_nvmem_probe, .remove = sunxi_cpufreq_nvmem_remove, .driver = { .name = "sunxi-cpufreq-nvmem", }, }; static const struct of_device_id sunxi_cpufreq_match_list[] = { { .compatible = "allwinner,sun50i-h6" }, {} }; static const struct of_device_id *sunxi_cpufreq_match_node(void) { const struct of_device_id *match; struct device_node *np; np = of_find_node_by_path("/"); match = of_match_node(sunxi_cpufreq_match_list, np); of_node_put(np); return match; } /* * Since the driver depends on nvmem drivers, which may return EPROBE_DEFER, * all the real activity is done in the probe, which may be defered as well. * The init here is only registering the driver and the platform device. */ static int __init sunxi_cpufreq_init(void) { const struct of_device_id *match; int ret; match = sunxi_cpufreq_match_node(); if (!match) return -ENODEV; ret = platform_driver_register(&sunxi_cpufreq_driver); if (unlikely(ret < 0)) return ret; sunxi_cpufreq_pdev = platform_device_register_simple( "sunxi-cpufreq-nvmem", -1, NULL, 0); ret = PTR_ERR_OR_ZERO(sunxi_cpufreq_pdev); if (ret == 0) return 0; platform_driver_unregister(&sunxi_cpufreq_driver); return ret; } module_init(sunxi_cpufreq_init); static void __exit sunxi_cpufreq_exit(void) { platform_device_unregister(sunxi_cpufreq_pdev); platform_driver_unregister(&sunxi_cpufreq_driver); } module_exit(sunxi_cpufreq_exit); MODULE_DESCRIPTION("Sunxi cpufreq driver"); MODULE_LICENSE("GPL v2"); ^ permalink raw reply [flat|nested] 13+ messages in thread
* [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-04-10 17:41 [PATCH v3 0/2] cpufreq: Add sunxi nvmem based CPU scaling driver Yangtao Li 2019-04-10 17:41 ` [PATCH v3 1/2] " Yangtao Li @ 2019-04-10 17:41 ` Yangtao Li 2019-04-26 21:15 ` Rob Herring 1 sibling, 1 reply; 13+ messages in thread From: Yangtao Li @ 2019-04-10 17:41 UTC (permalink / raw) To: tiny.windzz, vireshk, nm, sboyd, robh+dt, mark.rutland, maxime.ripard, wens, rjw, davem, mchehab+samsung, gregkh, nicolas.ferre Cc: linux-pm, devicetree, linux-arm-kernel, linux-kernel Allwinner Process Voltage Scaling Tables defines the voltage and frequency value based on the speedbin blown in the efuse combination. The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to provide the OPP framework with required information. This is used to determine the voltage and frequency value for each OPP of operating-points-v2 table when it is parsed by the OPP framework. The "allwinner,cpu-operating-points-v2" DT extends the "operating-points-v2" with following parameters: - nvmem-cells (NVMEM area containig the speedbin information) - opp-microvolt-<name>: voltage in micro Volts. At runtime, the platform can pick a <name> and matching opp-microvolt-<name> property. HW: <name>: sun50iw-h6 speed0 speed1 speed2 Signed-off-by: Yangtao Li <tiny.windzz@gmail.com> --- .../bindings/opp/sunxi-nvmem-cpufreq.txt | 168 ++++++++++++++++++ 1 file changed, 168 insertions(+) create mode 100644 Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt diff --git a/Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt b/Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt new file mode 100644 index 000000000000..9a1826724b47 --- /dev/null +++ b/Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt @@ -0,0 +1,168 @@ +Allwinner Technologies, Inc. NVMEM CPUFreq and OPP bindings +=================================== + +For some SoCs, the CPU frequency subset and voltage value of each OPP +varies based on the silicon variant in use. Allwinner Process Voltage +Scaling Tables defines the voltage and frequency value based on the +speedbin blown in the efuse combination. The sunxi-cpufreq-nvmem driver +reads the efuse value from the SoC to provide the OPP framework with +required information. + +Required properties: +-------------------- +In 'cpus' nodes: +- operating-points-v2: Phandle to the operating-points-v2 table to use. + +In 'operating-points-v2' table: +- compatible: Should be + - 'allwinner,cpu-operating-points-v2'. +- nvmem-cells: A phandle pointing to a nvmem-cells node representing the + efuse registers that has information about the + speedbin that is used to select the right frequency/voltage + value pair. + Please refer the for nvmem-cells + bindings Documentation/devicetree/bindings/nvmem/nvmem.txt + and also examples below. + +In every OPP node: +- opp-microvolt-<name>: Voltage in micro Volts. + At runtime, the platform can pick a <name> and + matching opp-microvolt-<name> property. + [See: opp.txt] + HW: <name>: + sun50iw-h6 speed0 speed1 speed2 + +Example 1: +--------- + + cpus { + #address-cells = <1>; + #size-cells = <0>; + + cpu0: cpu@0 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <0>; + enable-method = "psci"; + clocks = <&ccu CLK_CPUX>; + clock-latency-ns = <244144>; /* 8 32k periods */ + operating-points-v2 = <&cpu_opp_table>; + #cooling-cells = <2>; + }; + + cpu1: cpu@1 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <1>; + enable-method = "psci"; + clocks = <&ccu CLK_CPUX>; + clock-latency-ns = <244144>; /* 8 32k periods */ + operating-points-v2 = <&cpu_opp_table>; + #cooling-cells = <2>; + }; + + cpu2: cpu@2 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <2>; + enable-method = "psci"; + clocks = <&ccu CLK_CPUX>; + clock-latency-ns = <244144>; /* 8 32k periods */ + operating-points-v2 = <&cpu_opp_table>; + #cooling-cells = <2>; + }; + + cpu3: cpu@3 { + compatible = "arm,cortex-a53"; + device_type = "cpu"; + reg = <3>; + enable-method = "psci"; + clocks = <&ccu CLK_CPUX>; + clock-latency-ns = <244144>; /* 8 32k periods */ + operating-points-v2 = <&cpu_opp_table>; + #cooling-cells = <2>; + }; + }; + + cpu_opp_table: opp_table { + compatible = "operating-points-v2-sunxi-cpu"; + nvmem-cells = <&speedbin_efuse>; + opp-shared; + + opp@480000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <480000000>; + + opp-microvolt-speed0 = <880000>; + opp-microvolt-speed1 = <820000>; + opp-microvolt-speed2 = <800000>; + }; + + opp@720000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <720000000>; + + opp-microvolt-speed0 = <880000>; + opp-microvolt-speed1 = <820000>; + opp-microvolt-speed2 = <800000>; + }; + + opp@816000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <816000000>; + + opp-microvolt-speed0 = <880000>; + opp-microvolt-speed1 = <820000>; + opp-microvolt-speed2 = <800000>; + }; + + opp@888000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <888000000>; + + opp-microvolt-speed0 = <940000>; + opp-microvolt-speed1 = <820000>; + opp-microvolt-speed2 = <800000>; + }; + + opp@1080000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <1080000000>; + + opp-microvolt-speed0 = <1060000>; + opp-microvolt-speed1 = <880000>; + opp-microvolt-speed2 = <840000>; + }; + + opp@1320000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <1320000000>; + + opp-microvolt-speed0 = <1160000>; + opp-microvolt-speed1 = <940000>; + opp-microvolt-speed2 = <900000>; + }; + + opp@1488000000 { + clock-latency-ns = <244144>; /* 8 32k periods */ + opp-hz = /bits/ 64 <1488000000>; + + opp-microvolt-speed0 = <1160000>; + opp-microvolt-speed1 = <1000000>; + opp-microvolt-speed2 = <960000>; + }; + }; +.... +soc { +.... + sid: sid@3006000 { + compatible = "allwinner,sun50i-h6-sid"; + reg = <0x03006000 0x400>; + #address-cells = <1>; + #size-cells = <1>; + .... + speedbin_efuse: speed@1c { + reg = <0x1c 4>; + }; + }; +}; -- 2.17.0 ^ permalink raw reply related [flat|nested] 13+ messages in thread
* Re: [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-04-10 17:41 ` [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 Yangtao Li @ 2019-04-26 21:15 ` Rob Herring 2019-04-28 9:53 ` Frank Lee 0 siblings, 1 reply; 13+ messages in thread From: Rob Herring @ 2019-04-26 21:15 UTC (permalink / raw) To: Yangtao Li Cc: vireshk, nm, sboyd, mark.rutland, maxime.ripard, wens, rjw, davem, mchehab+samsung, gregkh, nicolas.ferre, linux-pm, devicetree, linux-arm-kernel, linux-kernel On Wed, Apr 10, 2019 at 01:41:39PM -0400, Yangtao Li wrote: > Allwinner Process Voltage Scaling Tables defines the voltage and > frequency value based on the speedbin blown in the efuse combination. > The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to > provide the OPP framework with required information. > This is used to determine the voltage and frequency value for each > OPP of operating-points-v2 table when it is parsed by the OPP framework. > > The "allwinner,cpu-operating-points-v2" DT extends the "operating-points-v2" > with following parameters: > - nvmem-cells (NVMEM area containig the speedbin information) > - opp-microvolt-<name>: voltage in micro Volts. > At runtime, the platform can pick a <name> and matching > opp-microvolt-<name> property. > HW: <name>: > sun50iw-h6 speed0 speed1 speed2 We already have at least one way to support speed bins with QC kryo binding. Why do we need a different way? > > Signed-off-by: Yangtao Li <tiny.windzz@gmail.com> > --- > .../bindings/opp/sunxi-nvmem-cpufreq.txt | 168 ++++++++++++++++++ > 1 file changed, 168 insertions(+) > create mode 100644 Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-04-26 21:15 ` Rob Herring @ 2019-04-28 9:53 ` Frank Lee 2019-04-29 16:18 ` Rob Herring 0 siblings, 1 reply; 13+ messages in thread From: Frank Lee @ 2019-04-28 9:53 UTC (permalink / raw) To: Rob Herring Cc: vireshk, nm, sboyd, mark.rutland, Maxime Ripard, Chen-Yu Tsai, rjw, davem, mchehab+samsung, Greg Kroah-Hartman, nicolas.ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List On Sat, Apr 27, 2019 at 5:15 AM Rob Herring <robh@kernel.org> wrote: > > On Wed, Apr 10, 2019 at 01:41:39PM -0400, Yangtao Li wrote: > > Allwinner Process Voltage Scaling Tables defines the voltage and > > frequency value based on the speedbin blown in the efuse combination. > > The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to > > provide the OPP framework with required information. > > This is used to determine the voltage and frequency value for each > > OPP of operating-points-v2 table when it is parsed by the OPP framework. > > > > The "allwinner,cpu-operating-points-v2" DT extends the "operating-points-v2" > > with following parameters: > > - nvmem-cells (NVMEM area containig the speedbin information) > > - opp-microvolt-<name>: voltage in micro Volts. > > At runtime, the platform can pick a <name> and matching > > opp-microvolt-<name> property. > > HW: <name>: > > sun50iw-h6 speed0 speed1 speed2 > > We already have at least one way to support speed bins with QC kryo > binding. Why do we need a different way? For some SOCs, for some reason (making the CPU have approximate performance), they use the same frequency but different voltage. In the case where this speed bin is not a lot and opp uses the same frequency, too many repeated opp nodes are a bit redundant and not intuitive enough. So, I think it's worth the new method. Yangtao > > > > > Signed-off-by: Yangtao Li <tiny.windzz@gmail.com> > > --- > > .../bindings/opp/sunxi-nvmem-cpufreq.txt | 168 ++++++++++++++++++ > > 1 file changed, 168 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/opp/sunxi-nvmem-cpufreq.txt ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-04-28 9:53 ` Frank Lee @ 2019-04-29 16:18 ` Rob Herring 2019-04-30 4:42 ` Viresh Kumar 0 siblings, 1 reply; 13+ messages in thread From: Rob Herring @ 2019-04-29 16:18 UTC (permalink / raw) To: Frank Lee Cc: Viresh Kumar, Nishanth Menon, Stephen Boyd, Mark Rutland, Maxime Ripard, Chen-Yu Tsai, Rafael J. Wysocki, David Miller, Mauro Carvalho Chehab, Greg Kroah-Hartman, Nicolas Ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List On Sun, Apr 28, 2019 at 4:53 AM Frank Lee <tiny.windzz@gmail.com> wrote: > > On Sat, Apr 27, 2019 at 5:15 AM Rob Herring <robh@kernel.org> wrote: > > > > On Wed, Apr 10, 2019 at 01:41:39PM -0400, Yangtao Li wrote: > > > Allwinner Process Voltage Scaling Tables defines the voltage and > > > frequency value based on the speedbin blown in the efuse combination. > > > The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to > > > provide the OPP framework with required information. > > > This is used to determine the voltage and frequency value for each > > > OPP of operating-points-v2 table when it is parsed by the OPP framework. > > > > > > The "allwinner,cpu-operating-points-v2" DT extends the "operating-points-v2" > > > with following parameters: > > > - nvmem-cells (NVMEM area containig the speedbin information) > > > - opp-microvolt-<name>: voltage in micro Volts. > > > At runtime, the platform can pick a <name> and matching > > > opp-microvolt-<name> property. > > > HW: <name>: > > > sun50iw-h6 speed0 speed1 speed2 > > > > We already have at least one way to support speed bins with QC kryo > > binding. Why do we need a different way? > > For some SOCs, for some reason (making the CPU have approximate performance), > they use the same frequency but different voltage. In the case where > this speed bin > is not a lot and opp uses the same frequency, too many repeated opp > nodes are a bit > redundant and not intuitive enough. > > So, I think it's worth the new method. Well, I don't. We can't have every SoC vendor doing their own thing just because they want to. If there are technical reasons why existing bindings don't work, then maybe we need to do something different. But I haven't heard any reasons. Rob ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-04-29 16:18 ` Rob Herring @ 2019-04-30 4:42 ` Viresh Kumar 2019-05-01 3:44 ` Frank Lee 0 siblings, 1 reply; 13+ messages in thread From: Viresh Kumar @ 2019-04-30 4:42 UTC (permalink / raw) To: Rob Herring Cc: Frank Lee, Viresh Kumar, Nishanth Menon, Stephen Boyd, Mark Rutland, Maxime Ripard, Chen-Yu Tsai, Rafael J. Wysocki, David Miller, Mauro Carvalho Chehab, Greg Kroah-Hartman, Nicolas Ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List On 29-04-19, 11:18, Rob Herring wrote: > On Sun, Apr 28, 2019 at 4:53 AM Frank Lee <tiny.windzz@gmail.com> wrote: > > > > On Sat, Apr 27, 2019 at 5:15 AM Rob Herring <robh@kernel.org> wrote: > > > > > > On Wed, Apr 10, 2019 at 01:41:39PM -0400, Yangtao Li wrote: > > > > Allwinner Process Voltage Scaling Tables defines the voltage and > > > > frequency value based on the speedbin blown in the efuse combination. > > > > The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to > > > > provide the OPP framework with required information. > > > > This is used to determine the voltage and frequency value for each > > > > OPP of operating-points-v2 table when it is parsed by the OPP framework. > > > > > > > > The "allwinner,cpu-operating-points-v2" DT extends the "operating-points-v2" > > > > with following parameters: > > > > - nvmem-cells (NVMEM area containig the speedbin information) > > > > - opp-microvolt-<name>: voltage in micro Volts. > > > > At runtime, the platform can pick a <name> and matching > > > > opp-microvolt-<name> property. > > > > HW: <name>: > > > > sun50iw-h6 speed0 speed1 speed2 > > > > > > We already have at least one way to support speed bins with QC kryo > > > binding. Why do we need a different way? > > > > For some SOCs, for some reason (making the CPU have approximate performance), > > they use the same frequency but different voltage. In the case where > > this speed bin > > is not a lot and opp uses the same frequency, too many repeated opp > > nodes are a bit > > redundant and not intuitive enough. > > > > So, I think it's worth the new method. > > Well, I don't. > > We can't have every SoC vendor doing their own thing just because they > want to. If there are technical reasons why existing bindings don't > work, then maybe we need to do something different. But I haven't > heard any reasons. Well there is a good reason for attempting the new bindings and I wasn't sure if updating the earlier bindings or adding another one for platform is correct. As we aren't really adding new bindings, but just documentation around it. So there are two ways OPP core support this thing: - opp-supported-hw: This is a better fit if we have a smaller group of frequencies to select from a bigger group, so we disable non-required OPPs completely. This is what Qcom did as they wanted to select different frequencies all together. - opp-microvolt-<name>: This is a better fit if the frequencies remain same and only few of the properties like voltage/current have a different value. So we don't disable any OPPs but just select the right voltage/current for those frequencies. This avoids unnecessary duplication of the OPPs in DT and that's what allwinner guys want. The kryo nvmem bindings currently supports opp-supported-hw, maybe we can add mention support for second one in the same file and rename it well. -- viresh ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-04-30 4:42 ` Viresh Kumar @ 2019-05-01 3:44 ` Frank Lee 2019-05-06 17:27 ` Frank Lee 0 siblings, 1 reply; 13+ messages in thread From: Frank Lee @ 2019-05-01 3:44 UTC (permalink / raw) To: Viresh Kumar Cc: Rob Herring, Viresh Kumar, Nishanth Menon, Stephen Boyd, Mark Rutland, Maxime Ripard, Chen-Yu Tsai, Rafael J. Wysocki, David Miller, Mauro Carvalho Chehab, Greg Kroah-Hartman, Nicolas Ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List On Tue, Apr 30, 2019 at 12:42 PM Viresh Kumar <viresh.kumar@linaro.org> wrote: > > On 29-04-19, 11:18, Rob Herring wrote: > > On Sun, Apr 28, 2019 at 4:53 AM Frank Lee <tiny.windzz@gmail.com> wrote: > > > > > > On Sat, Apr 27, 2019 at 5:15 AM Rob Herring <robh@kernel.org> wrote: > > > > > > > > On Wed, Apr 10, 2019 at 01:41:39PM -0400, Yangtao Li wrote: > > > > > Allwinner Process Voltage Scaling Tables defines the voltage and > > > > > frequency value based on the speedbin blown in the efuse combination. > > > > > The sunxi-cpufreq-nvmem driver reads the efuse value from the SoC to > > > > > provide the OPP framework with required information. > > > > > This is used to determine the voltage and frequency value for each > > > > > OPP of operating-points-v2 table when it is parsed by the OPP framework. > > > > > > > > > > The "allwinner,cpu-operating-points-v2" DT extends the "operating-points-v2" > > > > > with following parameters: > > > > > - nvmem-cells (NVMEM area containig the speedbin information) > > > > > - opp-microvolt-<name>: voltage in micro Volts. > > > > > At runtime, the platform can pick a <name> and matching > > > > > opp-microvolt-<name> property. > > > > > HW: <name>: > > > > > sun50iw-h6 speed0 speed1 speed2 > > > > > > > > We already have at least one way to support speed bins with QC kryo > > > > binding. Why do we need a different way? > > > > > > For some SOCs, for some reason (making the CPU have approximate performance), > > > they use the same frequency but different voltage. In the case where > > > this speed bin > > > is not a lot and opp uses the same frequency, too many repeated opp > > > nodes are a bit > > > redundant and not intuitive enough. > > > > > > So, I think it's worth the new method. > > > > Well, I don't. > > > > We can't have every SoC vendor doing their own thing just because they > > want to. If there are technical reasons why existing bindings don't > > work, then maybe we need to do something different. But I haven't > > heard any reasons. > > Well there is a good reason for attempting the new bindings and I wasn't sure if > updating the earlier bindings or adding another one for platform is correct. As > we aren't really adding new bindings, but just documentation around it. We didn't really add anything else, it still revolves around the features that opp already supports. > > So there are two ways OPP core support this thing: > > - opp-supported-hw: This is a better fit if we have a smaller group of > frequencies to select from a bigger group, so we disable non-required OPPs > completely. This is what Qcom did as they wanted to select different > frequencies all together. > > - opp-microvolt-<name>: This is a better fit if the frequencies remain same and > only few of the properties like voltage/current have a different value. So we > don't disable any OPPs but just select the right voltage/current for those > frequencies. This avoids unnecessary duplication of the OPPs in DT and that's > what allwinner guys want. > > The kryo nvmem bindings currently supports opp-supported-hw, maybe we can add > mention support for second one in the same file and rename it well. So which way is correct? Thx, Yangtao > > -- > viresh ^ permalink raw reply [flat|nested] 13+ messages in thread
* Re: [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 2019-05-01 3:44 ` Frank Lee @ 2019-05-06 17:27 ` Frank Lee 0 siblings, 0 replies; 13+ messages in thread From: Frank Lee @ 2019-05-06 17:27 UTC (permalink / raw) To: Viresh Kumar Cc: Rob Herring, Viresh Kumar, Nishanth Menon, Stephen Boyd, Mark Rutland, Maxime Ripard, Chen-Yu Tsai, Rafael J. Wysocki, David Miller, Mauro Carvalho Chehab, Greg Kroah-Hartman, Nicolas Ferre, Linux PM, devicetree, Linux ARM, Linux Kernel Mailing List Hi Rob, PING... ^ permalink raw reply [flat|nested] 13+ messages in thread
end of thread, other threads:[~2019-05-06 17:27 UTC | newest] Thread overview: 13+ messages (download: mbox.gz follow: Atom feed -- links below jump to the message on this page -- 2019-04-10 17:41 [PATCH v3 0/2] cpufreq: Add sunxi nvmem based CPU scaling driver Yangtao Li 2019-04-10 17:41 ` [PATCH v3 1/2] " Yangtao Li 2019-04-11 4:03 ` Viresh Kumar 2019-04-11 8:09 ` Maxime Ripard 2019-04-11 18:36 ` Frank Lee 2019-04-11 18:41 ` Frank Lee 2019-04-10 17:41 ` [PATCH v3 2/2] dt-bindings: cpufreq: Document allwinner,cpu-operating-points-v2 Yangtao Li 2019-04-26 21:15 ` Rob Herring 2019-04-28 9:53 ` Frank Lee 2019-04-29 16:18 ` Rob Herring 2019-04-30 4:42 ` Viresh Kumar 2019-05-01 3:44 ` Frank Lee 2019-05-06 17:27 ` Frank Lee
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox; as well as URLs for NNTP newsgroup(s).