From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-16.0 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,INCLUDES_CR_TRAILER,INCLUDES_PATCH, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 6601AC56202 for ; Sat, 21 Nov 2020 12:19:26 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 288E32224A for ; Sat, 21 Nov 2020 12:19:26 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (1024-bit key) header.d=kernel.org header.i=@kernel.org header.b="U7V85E0r" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727459AbgKUMTY (ORCPT ); Sat, 21 Nov 2020 07:19:24 -0500 Received: from mail.kernel.org ([198.145.29.99]:45162 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727191AbgKUMTX (ORCPT ); Sat, 21 Nov 2020 07:19:23 -0500 Received: from localhost (unknown [122.171.203.152]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 55C1022226; Sat, 21 Nov 2020 12:19:21 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1605961162; bh=DX2F2/Tpx8zdWIAzxkpTpbMme91YP7XBB0zwX+FpLsI=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=U7V85E0rjcq/A45mVknEQ7z6MfOC8AKXOwyOr35oEhWpd9gmwNtc8AmYnPByftA4q 5IY/Ph3gJ/Rc4F6DmGzDmKYSkuhfUEW6ykqT1fB8y1kKhuv1KJyJwHshLAGkTmDlpd ascqz21+bAped/YN27JX1H9meADP4CICcJMBOQlU= Date: Sat, 21 Nov 2020 17:49:17 +0530 From: Vinod Koul To: "Reddy, MallikarjunaX" Cc: dmaengine@vger.kernel.org, devicetree@vger.kernel.org, robh+dt@kernel.org, linux-kernel@vger.kernel.org, andriy.shevchenko@intel.com, chuanhua.lei@linux.intel.com, cheol.yong.kim@intel.com, qi-ming.wu@intel.com, malliamireddy009@gmail.com, peter.ujfalusi@ti.com Subject: Re: [PATCH v9 1/2] dt-bindings: dma: Add bindings for Intel LGM SoC Message-ID: <20201121121917.GC8403@vkoul-mobl> References: <20201118155552.GV50232@vkoul-mobl> <44fba7c3-37a9-7168-3c19-eeb5068b7063@linux.intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <44fba7c3-37a9-7168-3c19-eeb5068b7063@linux.intel.com> Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org On 20-11-20, 19:30, Reddy, MallikarjunaX wrote: > Hi Vinod, > Thanks for the review. My comments inline. > > On 11/18/2020 11:55 PM, Vinod Koul wrote: > > On 12-11-20, 13:38, Amireddy Mallikarjuna reddy wrote: > > > Add DT bindings YAML schema for DMA controller driver > > > of Lightning Mountain (LGM) SoC. > > > > > > Signed-off-by: Amireddy Mallikarjuna reddy > > > --- > > > v1: > > > - Initial version. > > > > > > v2: > > > - Fix bot errors. > > > > > > v3: > > > - No change. > > > > > > v4: > > > - Address Thomas langer comments > > > - use node name pattern as dma-controller as in common binding. > > > - Remove "_" (underscore) in instance name. > > > - Remove "port-" and "chan-" in attribute name for both 'dma-ports' & 'dma-channels' child nodes. > > > > > > v5: > > > - Moved some of the attributes in 'dma-ports' & 'dma-channels' child nodes to dma client/consumer side as cells in 'dmas' properties. > > > > > > v6: > > > - Add additionalProperties: false > > > - completely removed 'dma-ports' and 'dma-channels' child nodes. > > > - Moved channel dt properties to client side dmas. > > > - Use standard dma-channels and dma-channel-mask properties. > > > - Documented reset-names > > > - Add description for dma-cells > > > > > > v7: > > > - modified compatible to oneof > > > - Reduced number of dma-cells to 3 > > > - Fine tune the description of some properties. > > > > > > v7-resend: > > > - rebase to 5.10-rc1 > > > > > > v8: > > > - rebased to 5.10-rc3 > > > - Fixing the bot issues (wrong indentation) > > > > > > v9: > > > - rebased to 5.10-rc3 > > > - Use 'enum' instead of oneOf+const > > > - Drop '#dma-cells' in required:, already covered in dma-common.yaml > > > - Drop nodename Already covered by dma-controller.yaml > > > --- > > > .../devicetree/bindings/dma/intel,ldma.yaml | 130 +++++++++++++++++++++ > > > 1 file changed, 130 insertions(+) > > > create mode 100644 Documentation/devicetree/bindings/dma/intel,ldma.yaml > > > > > > diff --git a/Documentation/devicetree/bindings/dma/intel,ldma.yaml b/Documentation/devicetree/bindings/dma/intel,ldma.yaml > > > new file mode 100644 > > > index 000000000000..c06281a10178 > > > --- /dev/null > > > +++ b/Documentation/devicetree/bindings/dma/intel,ldma.yaml > > > @@ -0,0 +1,130 @@ > > > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > > +%YAML 1.2 > > > +--- > > > +$id: http://devicetree.org/schemas/dma/intel,ldma.yaml# > > > +$schema: http://devicetree.org/meta-schemas/core.yaml# > > > + > > > +title: Lightning Mountain centralized low speed DMA and high speed DMA controllers. > > > + > > > +maintainers: > > > + - chuanhua.lei@intel.com > > > + - mallikarjunax.reddy@intel.com > > > + > > > +allOf: > > > + - $ref: "dma-controller.yaml#" > > > + > > > +properties: > > > + compatible: > > > + enum: > > > + - intel,lgm-cdma > > > + - intel,lgm-dma2tx > > > + - intel,lgm-dma1rx > > > + - intel,lgm-dma1tx > > > + - intel,lgm-dma0tx > > > + - intel,lgm-dma3 > > > + - intel,lgm-toe-dma30 > > > + - intel,lgm-toe-dma31 > > > + > > > + reg: > > > + maxItems: 1 > > > + > > > + "#dma-cells": > > > + const: 3 > > > + description: > > > + The first cell is the peripheral's DMA request line. > > > + The second cell is the peripheral's (port) number corresponding to the channel. > > > + The third cell is the burst length of the channel. > > > + > > > + dma-channels: > > > + minimum: 1 > > > + maximum: 16 > > > + > > > + dma-channel-mask: > > > + maxItems: 1 > > > + > > > + clocks: > > > + maxItems: 1 > > > + > > > + resets: > > > + maxItems: 1 > > > + > > > + reset-names: > > > + items: > > > + - const: ctrl > > > + > > > + interrupts: > > > + maxItems: 1 > > > + > > > + intel,dma-poll-cnt: > > > + $ref: /schemas/types.yaml#definitions/uint32 > > > + description: > > > + DMA descriptor polling counter is used to control the poling mechanism > > s/poling/polling > Ok, Thanks. > > > > > + for the descriptor fetching for all channels. > > > + > > > + intel,dma-byte-en: > > > + type: boolean > > > + description: > > > + DMA byte enable is only valid for DMA write(RX). > > > + Byte enable(1) means DMA write will be based on the number of dwords > > > + instead of the whole burst. > > Can you explain this, also sounds you could use _maxburst values..? > when dma-byte-en = 0 (disabled) DMA write will be in terms of burst length, > dma-byte-en = 1 (enabled) write will be in terms of Dwords. > > Byte enable = 0 (Disabled) means that DMA write will be based on the burst > length, even if it only transmits one byte. > Byte enable = 1(enabled) means that DMA write will be based on the number of > Dwords, instead of the whole burst. Sounds like a hw property or is this configurable to engine..? > > > > > > + > > > + intel,dma-drb: > > > + type: boolean > > > + description: > > > + DMA descriptor read back to make sure data and desc synchronization. > > > + > > > + intel,dma-desc-in-sram: > > > + type: boolean > > > + description: > > > + DMA descritpors in SRAM or not. Some old controllers descriptors > > > + can be in DRAM or SRAM. The new ones are all in SRAM. > > should that not be decided by driver..? Or is this a hw property? > This is DMA controller capability. It can be decided from driver also. i > will change accordingly. > > > > > + > > > + intel,dma-orrc: > > > + $ref: /schemas/types.yaml#definitions/uint32 > > > + description: > > > + DMA outstanding read counter value determine the number of > > > + ORR-Outstanding Read Request. The maximum value is 16. > > How would this be used by folks..? > A register bit will be used to enable/disable the ORR feature. > > Outstanding Read Capability introduce CMD FIFO to support up to 16 > outstanding reads for different packet in same channel. > > For large packets up to 16 OR can be issued, the number of OR is > configurable. How will configure this and when..? > > > > > + > > > + intel,dma-dburst-wr: > > > + type: boolean > > > + description: > > > + Enable RX dynamic burst write. When it is enabled, the DMA does RX dynamic burst; > > > + if it is disabled, the DMA RX will still support programmable fixed burst size of 2,4,8,16. > > > + It only applies to RX DMA and memcopy DMA. > > > + > > > +required: > > > + - compatible > > > + - reg > > So only two are mandatory, what about the bunch of intel properties you > > added above..? > Some of the properties are DMA capabilities, Enabling from device tree. > other properties will use default values from driver if we dont pass it from > device tree. -- ~Vinod