* [PATCH v2 1/4] mmc: Mediatek: add Inline Crypto Engine support
@ 2021-03-09 1:56 Peng Zhou
2021-03-11 18:44 ` Eric Biggers
0 siblings, 1 reply; 2+ messages in thread
From: Peng Zhou @ 2021-03-09 1:56 UTC (permalink / raw)
To: Eric Biggers, Ulf Hansson, Chaotian Jing, linux-mmc
Cc: devicetree, Adrian Hunter, Satya Tangirala, Wulin Li, Peng Zhou
1. add crypto clock control and ungate it before CQHCI init
2. set MMC_CAP2_CRYPTO property of eMMC
Signed-off-by: Peng Zhou <peng.zhou@mediatek.com>
---
drivers/mmc/host/mtk-sd.c | 15 ++++++++++++++-
1 file changed, 14 insertions(+), 1 deletion(-)
diff --git a/drivers/mmc/host/mtk-sd.c b/drivers/mmc/host/mtk-sd.c
index 898ed1b023df..1c90360d6cf2 100644
--- a/drivers/mmc/host/mtk-sd.c
+++ b/drivers/mmc/host/mtk-sd.c
@@ -442,6 +442,7 @@ struct msdc_host {
struct clk *src_clk_cg; /* msdc source clock control gate */
struct clk *sys_clk_cg; /* msdc subsys clock control gate */
struct clk_bulk_data bulk_clks[MSDC_NR_CLOCKS];
+ struct clk *crypto_clk; /* msdc crypto clock */
u32 mclk; /* mmc subsystem clock frequency */
u32 src_clk_freq; /* source clock frequency */
unsigned char timing;
@@ -802,6 +803,7 @@ static void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks)
static void msdc_gate_clock(struct msdc_host *host)
{
+ clk_disable_unprepare(host->crypto_clk);
clk_bulk_disable_unprepare(MSDC_NR_CLOCKS, host->bulk_clks);
clk_disable_unprepare(host->src_clk_cg);
clk_disable_unprepare(host->src_clk);
@@ -822,6 +824,7 @@ static void msdc_ungate_clock(struct msdc_host *host)
dev_err(host->dev, "Cannot enable pclk/axi/ahb clock gates\n");
return;
}
+ clk_prepare_enable(host->crypto_clk);
while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
cpu_relax();
@@ -2512,6 +2515,15 @@ static int msdc_drv_probe(struct platform_device *pdev)
goto host_free;
}
+ /* only eMMC has crypto property */
+ if ((mmc->caps2 & MMC_CAP2_NO_SD) && (mmc->caps2 & MMC_CAP2_NO_SDIO)) {
+ host->crypto_clk = devm_clk_get(&pdev->dev, "crypto");
+ if (IS_ERR(host->crypto_clk))
+ host->crypto_clk = NULL;
+ else
+ mmc->caps2 |= MMC_CAP2_CRYPTO;
+ }
+
host->irq = platform_get_irq(pdev, 0);
if (host->irq < 0) {
ret = -EINVAL;
@@ -2582,6 +2594,8 @@ static int msdc_drv_probe(struct platform_device *pdev)
host->dma_mask = DMA_BIT_MASK(32);
mmc_dev(mmc)->dma_mask = &host->dma_mask;
+ /* here ungate due to cqhci init will access registers */
+ msdc_ungate_clock(host);
if (mmc->caps2 & MMC_CAP2_CQE) {
host->cq_host = devm_kzalloc(mmc->parent,
sizeof(*host->cq_host),
@@ -2618,7 +2632,6 @@ static int msdc_drv_probe(struct platform_device *pdev)
spin_lock_init(&host->lock);
platform_set_drvdata(pdev, mmc);
- msdc_ungate_clock(host);
msdc_init_hw(host);
ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
--
2.18.0
^ permalink raw reply related [flat|nested] 2+ messages in thread
* Re: [PATCH v2 1/4] mmc: Mediatek: add Inline Crypto Engine support
2021-03-09 1:56 [PATCH v2 1/4] mmc: Mediatek: add Inline Crypto Engine support Peng Zhou
@ 2021-03-11 18:44 ` Eric Biggers
0 siblings, 0 replies; 2+ messages in thread
From: Eric Biggers @ 2021-03-11 18:44 UTC (permalink / raw)
To: Peng Zhou
Cc: Ulf Hansson, Chaotian Jing, linux-mmc, devicetree, Adrian Hunter,
Satya Tangirala, Wulin Li
On Tue, Mar 09, 2021 at 09:56:31AM +0800, Peng Zhou wrote:
> 1. add crypto clock control and ungate it before CQHCI init
>
> 2. set MMC_CAP2_CRYPTO property of eMMC
>
> Signed-off-by: Peng Zhou <peng.zhou@mediatek.com>
> ---
> drivers/mmc/host/mtk-sd.c | 15 ++++++++++++++-
> 1 file changed, 14 insertions(+), 1 deletion(-)
>
> diff --git a/drivers/mmc/host/mtk-sd.c b/drivers/mmc/host/mtk-sd.c
> index 898ed1b023df..1c90360d6cf2 100644
> --- a/drivers/mmc/host/mtk-sd.c
> +++ b/drivers/mmc/host/mtk-sd.c
> @@ -442,6 +442,7 @@ struct msdc_host {
> struct clk *src_clk_cg; /* msdc source clock control gate */
> struct clk *sys_clk_cg; /* msdc subsys clock control gate */
> struct clk_bulk_data bulk_clks[MSDC_NR_CLOCKS];
> + struct clk *crypto_clk; /* msdc crypto clock */
> u32 mclk; /* mmc subsystem clock frequency */
> u32 src_clk_freq; /* source clock frequency */
> unsigned char timing;
> @@ -802,6 +803,7 @@ static void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks)
>
> static void msdc_gate_clock(struct msdc_host *host)
> {
> + clk_disable_unprepare(host->crypto_clk);
> clk_bulk_disable_unprepare(MSDC_NR_CLOCKS, host->bulk_clks);
> clk_disable_unprepare(host->src_clk_cg);
> clk_disable_unprepare(host->src_clk);
> @@ -822,6 +824,7 @@ static void msdc_ungate_clock(struct msdc_host *host)
> dev_err(host->dev, "Cannot enable pclk/axi/ahb clock gates\n");
> return;
> }
> + clk_prepare_enable(host->crypto_clk);
>
> while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
> cpu_relax();
> @@ -2512,6 +2515,15 @@ static int msdc_drv_probe(struct platform_device *pdev)
> goto host_free;
> }
>
> + /* only eMMC has crypto property */
> + if ((mmc->caps2 & MMC_CAP2_NO_SD) && (mmc->caps2 & MMC_CAP2_NO_SDIO)) {
> + host->crypto_clk = devm_clk_get(&pdev->dev, "crypto");
> + if (IS_ERR(host->crypto_clk))
> + host->crypto_clk = NULL;
> + else
> + mmc->caps2 |= MMC_CAP2_CRYPTO;
> + }
> +
> host->irq = platform_get_irq(pdev, 0);
> if (host->irq < 0) {
> ret = -EINVAL;
> @@ -2582,6 +2594,8 @@ static int msdc_drv_probe(struct platform_device *pdev)
> host->dma_mask = DMA_BIT_MASK(32);
> mmc_dev(mmc)->dma_mask = &host->dma_mask;
>
> + /* here ungate due to cqhci init will access registers */
> + msdc_ungate_clock(host);
> if (mmc->caps2 & MMC_CAP2_CQE) {
> host->cq_host = devm_kzalloc(mmc->parent,
> sizeof(*host->cq_host),
> @@ -2618,7 +2632,6 @@ static int msdc_drv_probe(struct platform_device *pdev)
> spin_lock_init(&host->lock);
>
> platform_set_drvdata(pdev, mmc);
> - msdc_ungate_clock(host);
> msdc_init_hw(host);
I'm still not able to apply this patch. You can see yourself if you check out
v5.12-rc2 (or mmc/next), download this email from lkml.kernel.org
(https://lkml.kernel.org/linux-mmc/20210309015630.19545-1-peng.zhou@mediatek.com/raw),
and use 'git am'. It's probably related to the email being base64-encoded,
which it shouldn't be.
Also, this patch series isn't in a thread, so it's hard to follow.
Please make sure you use 'git format-patch --cover-letter v5.12-rc2..@' or
similar, and then 'git send-email', passing it all the patches (including the
cover letter) at once. And please make sure that your company's mail server is
set up to properly handle plaintext email.
Thanks,
- Eric
^ permalink raw reply [flat|nested] 2+ messages in thread
end of thread, other threads:[~2021-03-11 18:44 UTC | newest]
Thread overview: 2+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2021-03-09 1:56 [PATCH v2 1/4] mmc: Mediatek: add Inline Crypto Engine support Peng Zhou
2021-03-11 18:44 ` Eric Biggers
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).