From: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
To: Rohit Agarwal <quic_rohiagar@quicinc.com>
Cc: bjorn.andersson@linaro.org, agross@kernel.org,
mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org,
linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org,
devicetree@vger.kernel.org, linux-kernel@vger.kernel.org
Subject: Re: [PATCH v4 5/5] clk: qcom: Add SDX65 APCS clock controller support
Date: Fri, 25 Feb 2022 12:57:21 +0530 [thread overview]
Message-ID: <20220225072721.GE274289@thinkpad> (raw)
In-Reply-To: <1645505785-2271-6-git-send-email-quic_rohiagar@quicinc.com>
On Tue, Feb 22, 2022 at 10:26:25AM +0530, Rohit Agarwal wrote:
> Update APCS Kconfig to reflect support for SDX65
> APCS clock controller.
>
> Signed-off-by: Rohit Agarwal <quic_rohiagar@quicinc.com>
Reviewed-by: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
Thanks,
Mani
> ---
> drivers/clk/qcom/Kconfig | 6 +++---
> 1 file changed, 3 insertions(+), 3 deletions(-)
>
> diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig
> index 5159a1d..1a641d4 100644
> --- a/drivers/clk/qcom/Kconfig
> +++ b/drivers/clk/qcom/Kconfig
> @@ -55,13 +55,13 @@ config QCOM_CLK_APCC_MSM8996
> drivers for dynamic power management.
>
> config QCOM_CLK_APCS_SDX55
> - tristate "SDX55 APCS Clock Controller"
> + tristate "SDX55 and SDX65 APCS Clock Controller"
> depends on QCOM_APCS_IPC || COMPILE_TEST
> help
> - Support for the APCS Clock Controller on SDX55 platform. The
> + Support for the APCS Clock Controller on SDX55, SDX65 platforms. The
> APCS is managing the mux and divider which feeds the CPUs.
> Say Y if you want to support CPU frequency scaling on devices
> - such as SDX55.
> + such as SDX55, SDX65.
>
> config QCOM_CLK_RPM
> tristate "RPM based Clock Controller"
> --
> 2.7.4
>
prev parent reply other threads:[~2022-02-25 7:27 UTC|newest]
Thread overview: 16+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-02-22 4:56 [PATCH v4 0/5] Add APCS support for SDX65 Rohit Agarwal
2022-02-22 4:56 ` [PATCH v4 1/5] dt-bindings: clock: Add A7 PLL binding " Rohit Agarwal
2022-02-24 19:16 ` Rob Herring
2022-02-24 23:54 ` Stephen Boyd
2022-02-25 7:25 ` Manivannan Sadhasivam
2022-02-22 4:56 ` [PATCH v4 2/5] clk: qcom: Add A7 PLL support " Rohit Agarwal
2022-02-24 23:56 ` Stephen Boyd
2022-02-25 7:26 ` Manivannan Sadhasivam
2022-02-22 4:56 ` [PATCH v4 3/5] ARM: dts: qcom: sdx65: Add support for A7 PLL clock Rohit Agarwal
2022-02-24 23:56 ` Stephen Boyd
2022-02-25 7:26 ` Manivannan Sadhasivam
2022-02-22 4:56 ` [PATCH v4 4/5] ARM: dts: qcom: sdx65: Add support for APCS block Rohit Agarwal
2022-02-25 7:26 ` Manivannan Sadhasivam
2022-02-22 4:56 ` [PATCH v4 5/5] clk: qcom: Add SDX65 APCS clock controller support Rohit Agarwal
2022-02-24 23:57 ` Stephen Boyd
2022-02-25 7:27 ` Manivannan Sadhasivam [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20220225072721.GE274289@thinkpad \
--to=manivannan.sadhasivam@linaro.org \
--cc=agross@kernel.org \
--cc=bjorn.andersson@linaro.org \
--cc=devicetree@vger.kernel.org \
--cc=linux-arm-msm@vger.kernel.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=mturquette@baylibre.com \
--cc=quic_rohiagar@quicinc.com \
--cc=robh+dt@kernel.org \
--cc=sboyd@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).