From: Tinghan Shen <tinghan.shen@mediatek.com>
To: Yong Wu <yong.wu@mediatek.com>, Joerg Roedel <joro@8bytes.org>,
"Will Deacon" <will@kernel.org>,
Robin Murphy <robin.murphy@arm.com>,
Rob Herring <robh+dt@kernel.org>,
Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>,
Lee Jones <lee@kernel.org>,
"Matthias Brugger" <matthias.bgg@gmail.com>,
Tinghan Shen <tinghan.shen@mediatek.com>,
AngeloGioacchino Del Regno
<angelogioacchino.delregno@collabora.com>,
"MandyJH Liu" <mandyjh.liu@mediatek.com>
Cc: <iommu@lists.linux.dev>, <linux-mediatek@lists.infradead.org>,
<devicetree@vger.kernel.org>, <linux-kernel@vger.kernel.org>,
<linux-arm-kernel@lists.infradead.org>,
<Project_Global_Chrome_Upstream_Group@mediatek.com>
Subject: [PATCH v4 11/20] arm64: dts: mt8195: Add vdosys and vppsys clock nodes
Date: Fri, 29 Jul 2022 14:31:59 +0800 [thread overview]
Message-ID: <20220729063208.16799-12-tinghan.shen@mediatek.com> (raw)
In-Reply-To: <20220729063208.16799-1-tinghan.shen@mediatek.com>
Add display clock nodes.
Signed-off-by: Tinghan Shen <tinghan.shen@mediatek.com>
Reviewed-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
---
arch/arm64/boot/dts/mediatek/mt8195.dtsi | 24 ++++++++++++++++++++++++
1 file changed, 24 insertions(+)
diff --git a/arch/arm64/boot/dts/mediatek/mt8195.dtsi b/arch/arm64/boot/dts/mediatek/mt8195.dtsi
index 900aaa16f862f..8d59a7da32714 100644
--- a/arch/arm64/boot/dts/mediatek/mt8195.dtsi
+++ b/arch/arm64/boot/dts/mediatek/mt8195.dtsi
@@ -983,6 +983,12 @@
#clock-cells = <1>;
};
+ vppsys0: clock-controller@14000000 {
+ compatible = "mediatek,mt8195-vppsys0";
+ reg = <0 0x14000000 0 0x1000>;
+ #clock-cells = <1>;
+ };
+
wpesys: clock-controller@14e00000 {
compatible = "mediatek,mt8195-wpesys";
reg = <0 0x14e00000 0 0x1000>;
@@ -1001,6 +1007,12 @@
#clock-cells = <1>;
};
+ vppsys1: clock-controller@14f00000 {
+ compatible = "mediatek,mt8195-vppsys1";
+ reg = <0 0x14f00000 0 0x1000>;
+ #clock-cells = <1>;
+ };
+
imgsys: clock-controller@15000000 {
compatible = "mediatek,mt8195-imgsys";
reg = <0 0x15000000 0 0x1000>;
@@ -1108,5 +1120,17 @@
reg = <0 0x1b000000 0 0x1000>;
#clock-cells = <1>;
};
+
+ vdosys0: syscon@1c01a000 {
+ compatible = "mediatek,mt8195-mmsys", "syscon";
+ reg = <0 0x1c01a000 0 0x1000>;
+ #clock-cells = <1>;
+ };
+
+ vdosys1: syscon@1c100000 {
+ compatible = "mediatek,mt8195-mmsys", "syscon";
+ reg = <0 0x1c100000 0 0x1000>;
+ #clock-cells = <1>;
+ };
};
};
--
2.18.0
next prev parent reply other threads:[~2022-07-29 6:32 UTC|newest]
Thread overview: 33+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-07-29 6:31 [PATCH v4 00/20] Add driver nodes for MT8195 SoC Tinghan Shen
2022-07-29 6:31 ` [PATCH v4 01/20] dt-bindings: iommu: mediatek: Increase max interrupt number Tinghan Shen
2022-07-29 8:06 ` AngeloGioacchino Del Regno
2022-08-01 12:04 ` Yong Wu
2022-08-04 2:06 ` Tinghan Shen
2022-07-29 6:31 ` [PATCH v4 02/20] dt-bindings: memory: mediatek: Update condition for mt8195 smi node Tinghan Shen
2022-08-16 9:21 ` (subset) " Krzysztof Kozlowski
2022-07-29 6:31 ` [PATCH v4 03/20] dt-bindings: power: mediatek: Refine multiple level power domain nodes Tinghan Shen
2022-07-29 8:06 ` AngeloGioacchino Del Regno
2022-08-25 13:34 ` Matthias Brugger
2022-07-29 6:31 ` [PATCH v4 04/20] dt-bindings: power: mediatek: Support naming power controller node with unit address Tinghan Shen
2022-07-29 8:06 ` AngeloGioacchino Del Regno
2022-08-25 13:35 ` Matthias Brugger
2022-07-29 6:31 ` [PATCH v4 05/20] dt-bindings: power: mediatek: Update maintainer list Tinghan Shen
2022-08-04 8:43 ` Matthias Brugger
2022-08-04 9:16 ` Tinghan Shen
2022-08-25 13:36 ` Matthias Brugger
2022-07-29 6:31 ` [PATCH v4 06/20] dt-bindings: power: mediatek: Add bindings for MediaTek SCPSYS Tinghan Shen
2022-07-29 22:59 ` Rob Herring
2022-08-02 8:58 ` Krzysztof Kozlowski
2022-08-04 2:05 ` Tinghan Shen
2022-07-29 6:31 ` [PATCH v4 07/20] arm64: dts: mediatek: Update mt81xx scpsys node to align with dt-bindings Tinghan Shen
2022-07-29 6:31 ` [PATCH v4 08/20] arm64: dts: mt8195: Disable watchdog external reset signal Tinghan Shen
2022-07-29 6:31 ` [PATCH v4 09/20] arm64: dts: mt8195: Disable I2C0 node Tinghan Shen
2022-07-29 6:31 ` [PATCH v4 10/20] arm64: dts: mt8195: Add cpufreq node Tinghan Shen
2022-07-29 6:31 ` Tinghan Shen [this message]
2022-07-29 6:32 ` [PATCH v4 12/20] arm64: dts: mt8195: Add power domains controller Tinghan Shen
2022-07-29 6:32 ` [PATCH v4 13/20] arm64: dts: mt8195: Add spmi node Tinghan Shen
2022-07-29 6:32 ` [PATCH v4 14/20] arm64: dts: mt8195: Add scp node Tinghan Shen
2022-07-29 6:32 ` [PATCH v4 15/20] arm64: dts: mt8195: Add audio related nodes Tinghan Shen
2022-07-29 6:32 ` [PATCH v4 16/20] arm64: dts: mt8195: Add adsp node and adsp mailbox nodes Tinghan Shen
2022-07-29 6:32 ` [PATCH v4 17/20] arm64: dts: mt8195: Specify audio reset controller Tinghan Shen
2022-07-29 6:32 ` [PATCH v4 18/20] arm64: dts: mt8195: Add iommu and smi nodes Tinghan Shen
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20220729063208.16799-12-tinghan.shen@mediatek.com \
--to=tinghan.shen@mediatek.com \
--cc=Project_Global_Chrome_Upstream_Group@mediatek.com \
--cc=angelogioacchino.delregno@collabora.com \
--cc=devicetree@vger.kernel.org \
--cc=iommu@lists.linux.dev \
--cc=joro@8bytes.org \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=lee@kernel.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-mediatek@lists.infradead.org \
--cc=mandyjh.liu@mediatek.com \
--cc=matthias.bgg@gmail.com \
--cc=robh+dt@kernel.org \
--cc=robin.murphy@arm.com \
--cc=will@kernel.org \
--cc=yong.wu@mediatek.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).