From: Rob Herring <robh@kernel.org>
To: Sean Anderson <sean.anderson@seco.com>
Cc: Vinod Koul <vkoul@kernel.org>,
Kishon Vijay Abraham I <kishon@ti.com>,
linux-phy@lists.infradead.org, devicetree@vger.kernel.org,
Madalin Bucur <madalin.bucur@nxp.com>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@kernel.org>,
Camelia Alexandra Groza <camelia.groza@nxp.com>,
Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>,
Ioana Ciornei <ioana.ciornei@nxp.com>,
linuxppc-dev@lists.ozlabs.org, linux-clk@vger.kernel.org,
linux-arm-kernel@lists.infradead.org
Subject: Re: [PATCH v5 2/8] dt-bindings: phy: Add Lynx 10G phy binding
Date: Mon, 12 Sep 2022 14:46:26 -0500 [thread overview]
Message-ID: <20220912194626.GA1687952-robh@kernel.org> (raw)
In-Reply-To: <20220902213721.946138-3-sean.anderson@seco.com>
On Fri, Sep 02, 2022 at 05:37:15PM -0400, Sean Anderson wrote:
> This adds a binding for the SerDes module found on QorIQ processors.
> Each phy is a subnode of the top-level device, possibly supporting
> multiple lanes and protocols. This "thick" #phy-cells is used due to
> allow for better organization of parameters. Note that the particular
> parameters necessary to select a protocol-controller/lane combination
> vary across different SoCs, and even within different SerDes on the same
> SoC.
>
> The driver is designed to be able to completely reconfigure lanes at
> runtime. Generally, the phy consumer can select the appropriate
> protocol using set_mode.
>
> There are two PLLs, each of which can be used as the master clock for
> each lane. Each PLL has its own reference. For the moment they are
> required, because it simplifies the driver implementation. Absent
> reference clocks can be modeled by a fixed-clock with a rate of 0.
>
> Signed-off-by: Sean Anderson <sean.anderson@seco.com>
> ---
>
> (no changes since v4)
>
> Changes in v4:
> - Use subnodes to describe lane configuration, instead of describing
> PCCRs. This is the same style used by phy-cadence-sierra et al.
>
> Changes in v3:
> - Manually expand yaml references
> - Add mode configuration to device tree
>
> Changes in v2:
> - Rename to fsl,lynx-10g.yaml
> - Refer to the device in the documentation, rather than the binding
> - Move compatible first
> - Document phy cells in the description
> - Allow a value of 1 for phy-cells. This allows for compatibility with
> the similar (but according to Ioana Ciornei different enough) lynx-28g
> binding.
> - Remove minItems
> - Use list for clock-names
> - Fix example binding having too many cells in regs
> - Add #clock-cells. This will allow using assigned-clocks* to configure
> the PLLs.
> - Document the structure of the compatible strings
>
> .../devicetree/bindings/phy/fsl,lynx-10g.yaml | 236 ++++++++++++++++++
> 1 file changed, 236 insertions(+)
> create mode 100644 Documentation/devicetree/bindings/phy/fsl,lynx-10g.yaml
>
> diff --git a/Documentation/devicetree/bindings/phy/fsl,lynx-10g.yaml b/Documentation/devicetree/bindings/phy/fsl,lynx-10g.yaml
> new file mode 100644
> index 000000000000..59417e6172d7
> --- /dev/null
> +++ b/Documentation/devicetree/bindings/phy/fsl,lynx-10g.yaml
> @@ -0,0 +1,236 @@
> +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
> +%YAML 1.2
> +---
> +$id: http://devicetree.org/schemas/phy/fsl,lynx-10g.yaml#
> +$schema: http://devicetree.org/meta-schemas/core.yaml#
> +
> +title: NXP Lynx 10G SerDes
> +
> +maintainers:
> + - Sean Anderson <sean.anderson@seco.com>
> +
> +description: |
> + These Lynx "SerDes" devices are found in NXP's QorIQ line of processors. The
> + SerDes provides up to eight lanes. Each lane may be configured individually,
> + or may be combined with adjacent lanes for a multi-lane protocol. The SerDes
> + supports a variety of protocols, including up to 10G Ethernet, PCIe, SATA, and
> + others. The specific protocols supported for each lane depend on the
> + particular SoC.
> +
> +properties:
> + compatible:
> + items:
> + - enum:
> + - fsl,ls1046a-serdes
> + - fsl,ls1088a-serdes
> + - const: fsl,lynx-10g
> +
> + "#address-cells":
> + const: 1
> +
> + "#size-cells":
> + const: 0
> +
> + "#clock-cells":
> + const: 1
> + description: |
> + The cell contains an ID as described in dt-bindings/clock/fsl,lynx-10g.h.
> + Note that when assigning a rate to a PLL, the PLL's rate is divided by
> + 1000 to avoid overflow. A rate of 5000000 corresponds to 5GHz.
> +
> + clocks:
> + maxItems: 2
> + description: |
> + Clock for each PLL reference clock input.
> +
> + clock-names:
> + minItems: 2
> + maxItems: 2
> + items:
> + enum:
> + - ref0
> + - ref1
> +
> + reg:
> + maxItems: 1
> +
> +patternProperties:
> + '^phy@':
> + type: object
> +
> + description: |
> + A contiguous group of lanes which will be configured together. Each group
> + corresponds to one phy device. Lanes not described by any group will be
> + left as-is.
> +
> + properties:
> + "#phy-cells":
> + const: 0
> +
> + reg:
> + minItems: 1
> + maxItems: 8
> + description:
> + The lanes in the group. These must be listed in order. The first lane
> + will have the FIRST_LANE bit set in GCR0. The order of lanes also
> + determines the reset order (TRSTDIR).
> +
> + patternProperties:
> + '^(q?sgmii|xfi)':
> + type: object
> +
> + description: |
> + A protocol controller which may control the group of lanes. Each
> + controller is selected through the PCCRs. In addition to protocols
> + desired for use by the OS, protocols which may have been configured
> + by the bootloader must also be described. This ensures that only one
> + protocol controller is attached to a group of lanes at once.
> +
> + properties:
> + fsl,pccr:
> + $ref: /schemas/types.yaml#/definitions/uint32
> + description: |
> + The index of the PCCR which configures this protocol controller.
> + This is the same as the register name suffix. For example, PCCR8
> + would use a value of 8 for an offset of 0x220 (0x200 + 4 * 8).
> +
> + fsl,index:
> + $ref: /schemas/types.yaml#/definitions/uint32
> + description: |
> + The index of the protocol controller. This corresponds to the
> + suffix in the documentation. For example, PEXa would be 0, PEXb
> + 1, etc. Generally, higher fields occupy lower bits.
> +
> + fsl,cfg:
> + $ref: /schemas/types.yaml#/definitions/uint32
> + minimum: 1
> + description: |
> + The configuration value to program into the protocol controller
> + field.
> +
> + fsl,type:
Use the common 'phy-type' here.
I don't love this binding, but it seems using phy cells here doesn't
work and I don't have other suggestions. At the end of the day, it's
just one device. I'll be less enthusiastic on the next one.
With the above change,
Reviewed-by: Rob Herring <robh@kernel.org>
Rob
next prev parent reply other threads:[~2022-09-12 19:46 UTC|newest]
Thread overview: 16+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-09-02 21:37 [PATCH v5 0/8] phy: Add support for Lynx 10G SerDes Sean Anderson
2022-09-02 21:37 ` [PATCH v5 1/8] dt-bindings: phy: Add 2500BASE-X and 10GBASE-R Sean Anderson
2022-09-12 19:49 ` Rob Herring
2022-09-02 21:37 ` [PATCH v5 2/8] dt-bindings: phy: Add Lynx 10G phy binding Sean Anderson
2022-09-12 19:46 ` Rob Herring [this message]
2022-09-02 21:37 ` [PATCH v5 3/8] dt-bindings: clock: Add ids for Lynx 10g PLLs Sean Anderson
2022-09-12 19:50 ` Rob Herring
2022-09-02 21:37 ` [PATCH v5 4/8] phy: fsl: Add Lynx 10G SerDes driver Sean Anderson
2022-09-03 15:23 ` kernel test robot
2022-09-06 16:33 ` Sean Anderson
2022-09-02 21:37 ` [PATCH v5 5/8] arm64: dts: ls1046a: Add serdes bindings Sean Anderson
2022-09-02 21:37 ` [PATCH v5 6/8] arm64: dts: ls1088a: " Sean Anderson
2022-09-02 21:37 ` [PATCH v5 7/8] arm64: dts: ls1046ardb: " Sean Anderson
2022-09-02 21:37 ` [PATCH v5 8/8] [WIP] arm64: dts: ls1088ardb: " Sean Anderson
2022-09-09 15:05 ` [PATCH v5 0/8] phy: Add support for Lynx 10G SerDes Sean Anderson
2022-09-13 17:44 ` Vinod Koul
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20220912194626.GA1687952-robh@kernel.org \
--to=robh@kernel.org \
--cc=camelia.groza@nxp.com \
--cc=devicetree@vger.kernel.org \
--cc=ioana.ciornei@nxp.com \
--cc=kishon@ti.com \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-phy@lists.infradead.org \
--cc=linuxppc-dev@lists.ozlabs.org \
--cc=madalin.bucur@nxp.com \
--cc=mturquette@baylibre.com \
--cc=sboyd@kernel.org \
--cc=sean.anderson@seco.com \
--cc=vkoul@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).