From: Thinh Nguyen <Thinh.Nguyen@synopsys.com>
To: Sebastian Reichel <sebastian.reichel@collabora.com>
Cc: Heiko Stuebner <heiko@sntech.de>,
Greg Kroah-Hartman <gregkh@linuxfoundation.org>,
Thinh Nguyen <Thinh.Nguyen@synopsys.com>,
Rob Herring <robh+dt@kernel.org>,
Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>,
Conor Dooley <conor+dt@kernel.org>,
"linux-rockchip@lists.infradead.org"
<linux-rockchip@lists.infradead.org>,
"linux-usb@vger.kernel.org" <linux-usb@vger.kernel.org>,
"devicetree@vger.kernel.org" <devicetree@vger.kernel.org>,
"linux-kernel@vger.kernel.org" <linux-kernel@vger.kernel.org>,
"linux-arm-kernel@lists.infradead.org"
<linux-arm-kernel@lists.infradead.org>,
"kernel@collabora.com" <kernel@collabora.com>
Subject: Re: [PATCH v4 2/3] usb: dwc3: add optional PHY interface clocks
Date: Sat, 21 Oct 2023 00:39:55 +0000 [thread overview]
Message-ID: <20231021003944.swkkhveyy4iwtyk5@synopsys.com> (raw)
In-Reply-To: <20231020150022.48725-3-sebastian.reichel@collabora.com>
On Fri, Oct 20, 2023, Sebastian Reichel wrote:
> On Rockchip RK3588 one of the DWC3 cores is integrated weirdly and
> requires two extra clocks to be enabled. Without these extra clocks
> hot-plugging USB devices is broken.
>
> Signed-off-by: Sebastian Reichel <sebastian.reichel@collabora.com>
> ---
> drivers/usb/dwc3/core.c | 28 ++++++++++++++++++++++++++++
> drivers/usb/dwc3/core.h | 4 ++++
> 2 files changed, 32 insertions(+)
>
> diff --git a/drivers/usb/dwc3/core.c b/drivers/usb/dwc3/core.c
> index 343d2570189f..639b768c3386 100644
> --- a/drivers/usb/dwc3/core.c
> +++ b/drivers/usb/dwc3/core.c
> @@ -854,8 +854,20 @@ static int dwc3_clk_enable(struct dwc3 *dwc)
> if (ret)
> goto disable_ref_clk;
>
> + ret = clk_prepare_enable(dwc->utmi_clk);
> + if (ret)
> + goto disable_susp_clk;
> +
> + ret = clk_prepare_enable(dwc->pipe_clk);
> + if (ret)
> + goto disable_utmi_clk;
> +
> return 0;
>
> +disable_utmi_clk:
> + clk_disable_unprepare(dwc->utmi_clk);
> +disable_susp_clk:
> + clk_disable_unprepare(dwc->susp_clk);
> disable_ref_clk:
> clk_disable_unprepare(dwc->ref_clk);
> disable_bus_clk:
> @@ -865,6 +877,8 @@ static int dwc3_clk_enable(struct dwc3 *dwc)
>
> static void dwc3_clk_disable(struct dwc3 *dwc)
> {
> + clk_disable_unprepare(dwc->pipe_clk);
> + clk_disable_unprepare(dwc->utmi_clk);
> clk_disable_unprepare(dwc->susp_clk);
> clk_disable_unprepare(dwc->ref_clk);
> clk_disable_unprepare(dwc->bus_clk);
> @@ -1785,6 +1799,20 @@ static int dwc3_get_clocks(struct dwc3 *dwc)
> }
> }
>
> + /* specific to Rockchip RK3588 */
> + dwc->utmi_clk = devm_clk_get_optional(dev, "utmi");
> + if (IS_ERR(dwc->utmi_clk)) {
> + return dev_err_probe(dev, PTR_ERR(dwc->utmi_clk),
> + "could not get utmi clock\n");
> + }
> +
> + /* specific to Rockchip RK3588 */
> + dwc->pipe_clk = devm_clk_get_optional(dev, "pipe");
> + if (IS_ERR(dwc->pipe_clk)) {
> + return dev_err_probe(dev, PTR_ERR(dwc->pipe_clk),
> + "could not get pipe clock\n");
> + }
> +
> return 0;
> }
>
> diff --git a/drivers/usb/dwc3/core.h b/drivers/usb/dwc3/core.h
> index a69ac67d89fe..f5e6ae6e394e 100644
> --- a/drivers/usb/dwc3/core.h
> +++ b/drivers/usb/dwc3/core.h
> @@ -991,6 +991,8 @@ struct dwc3_scratchpad_array {
> * @bus_clk: clock for accessing the registers
> * @ref_clk: reference clock
> * @susp_clk: clock used when the SS phy is in low power (S3) state
> + * @utmi_clk: clock used for USB2 PHY communication
> + * @pipe_clk: clock used for USB3 PHY communication
> * @reset: reset control
> * @regs: base address for our registers
> * @regs_size: address space size
> @@ -1156,6 +1158,8 @@ struct dwc3 {
> struct clk *bus_clk;
> struct clk *ref_clk;
> struct clk *susp_clk;
> + struct clk *utmi_clk;
> + struct clk *pipe_clk;
>
> struct reset_control *reset;
>
> --
> 2.42.0
>
Acked-by: Thinh Nguyen <Thinh.Nguyen@synopsys.com>
BR,
Thinh
next prev parent reply other threads:[~2023-10-21 0:40 UTC|newest]
Thread overview: 10+ messages / expand[flat|nested] mbox.gz Atom feed top
2023-10-20 14:11 [PATCH v4 0/3] RK3588 USB3 host controller support Sebastian Reichel
2023-10-20 14:11 ` [PATCH v4 1/3] dt-bindings: usb: add rk3588 compatible to rockchip,dwc3 Sebastian Reichel
2023-10-20 15:36 ` Conor Dooley
2023-10-20 16:03 ` Sebastian Reichel
2023-10-22 21:42 ` Rob Herring
2023-10-23 0:18 ` Sebastian Reichel
2023-10-23 22:42 ` Rob Herring
2023-10-20 14:11 ` [PATCH v4 2/3] usb: dwc3: add optional PHY interface clocks Sebastian Reichel
2023-10-21 0:39 ` Thinh Nguyen [this message]
2023-10-20 14:11 ` [PATCH v4 3/3] arm64: dts: rockchip: rk3588s: Add USB3 host controller Sebastian Reichel
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20231021003944.swkkhveyy4iwtyk5@synopsys.com \
--to=thinh.nguyen@synopsys.com \
--cc=conor+dt@kernel.org \
--cc=devicetree@vger.kernel.org \
--cc=gregkh@linuxfoundation.org \
--cc=heiko@sntech.de \
--cc=kernel@collabora.com \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-rockchip@lists.infradead.org \
--cc=linux-usb@vger.kernel.org \
--cc=robh+dt@kernel.org \
--cc=sebastian.reichel@collabora.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).