From: Manivannan Sadhasivam <mani@kernel.org>
To: Niklas Cassel <cassel@kernel.org>
Cc: "Jingoo Han" <jingoohan1@gmail.com>,
"Manivannan Sadhasivam" <manivannan.sadhasivam@linaro.org>,
"Bjorn Helgaas" <bhelgaas@google.com>,
"Lorenzo Pieralisi" <lpieralisi@kernel.org>,
"Krzysztof Wilczyński" <kw@linux.com>,
"Rob Herring" <robh@kernel.org>,
"Krzysztof Kozlowski" <krzk+dt@kernel.org>,
"Conor Dooley" <conor+dt@kernel.org>,
"Heiko Stuebner" <heiko@sntech.de>,
"Kishon Vijay Abraham I" <kishon@kernel.org>,
"Arnd Bergmann" <arnd@arndb.de>,
"Damien Le Moal" <dlemoal@kernel.org>,
"Jon Lin" <jon.lin@rock-chips.com>,
"Shawn Lin" <shawn.lin@rock-chips.com>,
"Simon Xue" <xxm@rock-chips.com>,
linux-pci@vger.kernel.org, devicetree@vger.kernel.org,
linux-rockchip@lists.infradead.org
Subject: Re: [PATCH v4 04/13] dt-bindings: PCI: rockchip-dw-pcie: Prepare for Endpoint mode support
Date: Wed, 5 Jun 2024 13:05:06 +0530 [thread overview]
Message-ID: <20240605073506.GF5085@thinkpad> (raw)
In-Reply-To: <20240529-rockchip-pcie-ep-v1-v4-4-3dc00fe21a78@kernel.org>
On Wed, May 29, 2024 at 10:28:58AM +0200, Niklas Cassel wrote:
> Refactor the rockchip-dw-pcie binding to move generic properties to a new
> rockchip-dw-pcie-common binding that can be shared by both RC and EP mode.
>
> No functional change intended.
>
> Signed-off-by: Niklas Cassel <cassel@kernel.org>
Reviewed-by: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
- Mani
> Reviewed-by: Rob Herring (Arm) <robh@kernel.org>
> ---
> .../bindings/pci/rockchip-dw-pcie-common.yaml | 111 +++++++++++++++++++++
> .../devicetree/bindings/pci/rockchip-dw-pcie.yaml | 93 +----------------
> 2 files changed, 114 insertions(+), 90 deletions(-)
>
> diff --git a/Documentation/devicetree/bindings/pci/rockchip-dw-pcie-common.yaml b/Documentation/devicetree/bindings/pci/rockchip-dw-pcie-common.yaml
> new file mode 100644
> index 000000000000..60d190a77580
> --- /dev/null
> +++ b/Documentation/devicetree/bindings/pci/rockchip-dw-pcie-common.yaml
> @@ -0,0 +1,111 @@
> +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
> +%YAML 1.2
> +---
> +$id: http://devicetree.org/schemas/pci/rockchip-dw-pcie-common.yaml#
> +$schema: http://devicetree.org/meta-schemas/core.yaml#
> +
> +title: DesignWare based PCIe RC/EP controller on Rockchip SoCs
> +
> +maintainers:
> + - Shawn Lin <shawn.lin@rock-chips.com>
> + - Simon Xue <xxm@rock-chips.com>
> + - Heiko Stuebner <heiko@sntech.de>
> +
> +description: |+
> + Generic properties for the DesignWare based PCIe RC/EP controller on Rockchip
> + SoCs.
> +
> +properties:
> + clocks:
> + minItems: 5
> + items:
> + - description: AHB clock for PCIe master
> + - description: AHB clock for PCIe slave
> + - description: AHB clock for PCIe dbi
> + - description: APB clock for PCIe
> + - description: Auxiliary clock for PCIe
> + - description: PIPE clock
> + - description: Reference clock for PCIe
> +
> + clock-names:
> + minItems: 5
> + items:
> + - const: aclk_mst
> + - const: aclk_slv
> + - const: aclk_dbi
> + - const: pclk
> + - const: aux
> + - const: pipe
> + - const: ref
> +
> + interrupts:
> + items:
> + - description:
> + Combined system interrupt, which is used to signal the following
> + interrupts - phy_link_up, dll_link_up, link_req_rst_not, hp_pme,
> + hp, hp_msi, link_auto_bw, link_auto_bw_msi, bw_mgt, bw_mgt_msi,
> + edma_wr, edma_rd, dpa_sub_upd, rbar_update, link_eq_req, ep_elbi_app
> + - description:
> + Combined PM interrupt, which is used to signal the following
> + interrupts - linkst_in_l1sub, linkst_in_l1, linkst_in_l2,
> + linkst_in_l0s, linkst_out_l1sub, linkst_out_l1, linkst_out_l2,
> + linkst_out_l0s, pm_dstate_update
> + - description:
> + Combined message interrupt, which is used to signal the following
> + interrupts - ven_msg, unlock_msg, ltr_msg, cfg_pme, cfg_pme_msi,
> + pm_pme, pm_to_ack, pm_turnoff, obff_idle, obff_obff, obff_cpu_active
> + - description:
> + Combined legacy interrupt, which is used to signal the following
> + interrupts - inta, intb, intc, intd
> + - description:
> + Combined error interrupt, which is used to signal the following
> + interrupts - aer_rc_err, aer_rc_err_msi, rx_cpl_timeout,
> + tx_cpl_timeout, cor_err_sent, nf_err_sent, f_err_sent, cor_err_rx,
> + nf_err_rx, f_err_rx, radm_qoverflow
> +
> + interrupt-names:
> + items:
> + - const: sys
> + - const: pmc
> + - const: msg
> + - const: legacy
> + - const: err
> +
> + num-lanes: true
> +
> + phys:
> + maxItems: 1
> +
> + phy-names:
> + const: pcie-phy
> +
> + power-domains:
> + maxItems: 1
> +
> + resets:
> + minItems: 1
> + maxItems: 2
> +
> + reset-names:
> + oneOf:
> + - const: pipe
> + - items:
> + - const: pwr
> + - const: pipe
> +
> +required:
> + - compatible
> + - reg
> + - reg-names
> + - clocks
> + - clock-names
> + - num-lanes
> + - phys
> + - phy-names
> + - power-domains
> + - resets
> + - reset-names
> +
> +additionalProperties: true
> +
> +...
> diff --git a/Documentation/devicetree/bindings/pci/rockchip-dw-pcie.yaml b/Documentation/devicetree/bindings/pci/rockchip-dw-pcie.yaml
> index 5f719218c472..550d8a684af3 100644
> --- a/Documentation/devicetree/bindings/pci/rockchip-dw-pcie.yaml
> +++ b/Documentation/devicetree/bindings/pci/rockchip-dw-pcie.yaml
> @@ -4,7 +4,7 @@
> $id: http://devicetree.org/schemas/pci/rockchip-dw-pcie.yaml#
> $schema: http://devicetree.org/meta-schemas/core.yaml#
>
> -title: DesignWare based PCIe controller on Rockchip SoCs
> +title: DesignWare based PCIe Root Complex controller on Rockchip SoCs
>
> maintainers:
> - Shawn Lin <shawn.lin@rock-chips.com>
> @@ -12,12 +12,13 @@ maintainers:
> - Heiko Stuebner <heiko@sntech.de>
>
> description: |+
> - RK3568 SoC PCIe host controller is based on the Synopsys DesignWare
> + RK3568 SoC PCIe Root Complex controller is based on the Synopsys DesignWare
> PCIe IP and thus inherits all the common properties defined in
> snps,dw-pcie.yaml.
>
> allOf:
> - $ref: /schemas/pci/snps,dw-pcie.yaml#
> + - $ref: /schemas/pci/rockchip-dw-pcie-common.yaml#
>
> properties:
> compatible:
> @@ -40,61 +41,6 @@ properties:
> - const: apb
> - const: config
>
> - clocks:
> - minItems: 5
> - items:
> - - description: AHB clock for PCIe master
> - - description: AHB clock for PCIe slave
> - - description: AHB clock for PCIe dbi
> - - description: APB clock for PCIe
> - - description: Auxiliary clock for PCIe
> - - description: PIPE clock
> - - description: Reference clock for PCIe
> -
> - clock-names:
> - minItems: 5
> - items:
> - - const: aclk_mst
> - - const: aclk_slv
> - - const: aclk_dbi
> - - const: pclk
> - - const: aux
> - - const: pipe
> - - const: ref
> -
> - interrupts:
> - items:
> - - description:
> - Combined system interrupt, which is used to signal the following
> - interrupts - phy_link_up, dll_link_up, link_req_rst_not, hp_pme,
> - hp, hp_msi, link_auto_bw, link_auto_bw_msi, bw_mgt, bw_mgt_msi,
> - edma_wr, edma_rd, dpa_sub_upd, rbar_update, link_eq_req, ep_elbi_app
> - - description:
> - Combined PM interrupt, which is used to signal the following
> - interrupts - linkst_in_l1sub, linkst_in_l1, linkst_in_l2,
> - linkst_in_l0s, linkst_out_l1sub, linkst_out_l1, linkst_out_l2,
> - linkst_out_l0s, pm_dstate_update
> - - description:
> - Combined message interrupt, which is used to signal the following
> - interrupts - ven_msg, unlock_msg, ltr_msg, cfg_pme, cfg_pme_msi,
> - pm_pme, pm_to_ack, pm_turnoff, obff_idle, obff_obff, obff_cpu_active
> - - description:
> - Combined legacy interrupt, which is used to signal the following
> - interrupts - inta, intb, intc, intd
> - - description:
> - Combined error interrupt, which is used to signal the following
> - interrupts - aer_rc_err, aer_rc_err_msi, rx_cpl_timeout,
> - tx_cpl_timeout, cor_err_sent, nf_err_sent, f_err_sent, cor_err_rx,
> - nf_err_rx, f_err_rx, radm_qoverflow
> -
> - interrupt-names:
> - items:
> - - const: sys
> - - const: pmc
> - - const: msg
> - - const: legacy
> - - const: err
> -
> legacy-interrupt-controller:
> description: Interrupt controller node for handling legacy PCI interrupts.
> type: object
> @@ -119,47 +65,14 @@ properties:
>
> msi-map: true
>
> - num-lanes: true
> -
> - phys:
> - maxItems: 1
> -
> - phy-names:
> - const: pcie-phy
> -
> - power-domains:
> - maxItems: 1
> -
> ranges:
> minItems: 2
> maxItems: 3
>
> - resets:
> - minItems: 1
> - maxItems: 2
> -
> - reset-names:
> - oneOf:
> - - const: pipe
> - - items:
> - - const: pwr
> - - const: pipe
> -
> vpcie3v3-supply: true
>
> required:
> - - compatible
> - - reg
> - - reg-names
> - - clocks
> - - clock-names
> - msi-map
> - - num-lanes
> - - phys
> - - phy-names
> - - power-domains
> - - resets
> - - reset-names
>
> unevaluatedProperties: false
>
>
> --
> 2.45.1
>
--
மணிவண்ணன் சதாசிவம்
next prev parent reply other threads:[~2024-06-05 7:35 UTC|newest]
Thread overview: 34+ messages / expand[flat|nested] mbox.gz Atom feed top
2024-05-29 8:28 [PATCH v4 00/13] PCI: dw-rockchip: Add endpoint mode support Niklas Cassel
2024-05-29 8:28 ` [PATCH v4 01/13] dt-bindings: PCI: snps,dw-pcie-ep: Add vendor specific reg-name Niklas Cassel
2024-06-05 7:22 ` Manivannan Sadhasivam
2024-05-29 8:28 ` [PATCH v4 02/13] dt-bindings: PCI: snps,dw-pcie-ep: Add vendor specific interrupt-names Niklas Cassel
2024-06-05 7:24 ` Manivannan Sadhasivam
2024-05-29 8:28 ` [PATCH v4 03/13] dt-bindings: PCI: snps,dw-pcie-ep: Add tx_int{a,b,c,d} legacy irqs Niklas Cassel
2024-06-05 7:34 ` Manivannan Sadhasivam
2024-06-05 16:20 ` Niklas Cassel
2024-06-06 6:25 ` Manivannan Sadhasivam
2024-06-07 9:49 ` Niklas Cassel
2024-05-29 8:28 ` [PATCH v4 04/13] dt-bindings: PCI: rockchip-dw-pcie: Prepare for Endpoint mode support Niklas Cassel
2024-06-05 7:35 ` Manivannan Sadhasivam [this message]
2024-05-29 8:28 ` [PATCH v4 05/13] dt-bindings: PCI: rockchip-dw-pcie: Fix description of legacy irq Niklas Cassel
2024-06-05 7:36 ` Manivannan Sadhasivam
2024-05-29 8:29 ` [PATCH v4 06/13] dt-bindings: rockchip: Add DesignWare based PCIe Endpoint controller Niklas Cassel
2024-06-05 7:42 ` Manivannan Sadhasivam
2024-05-29 8:29 ` [PATCH v4 07/13] PCI: dw-rockchip: Fix weird indentation Niklas Cassel
2024-05-29 8:29 ` [PATCH v4 08/13] PCI: dw-rockchip: Add rockchip_pcie_get_ltssm() helper Niklas Cassel
2024-06-05 7:43 ` Manivannan Sadhasivam
2024-05-29 8:29 ` [PATCH v4 09/13] PCI: dw-rockchip: Refactor the driver to prepare for EP mode Niklas Cassel
2024-06-05 8:06 ` Manivannan Sadhasivam
2024-06-05 17:57 ` Niklas Cassel
2024-06-06 6:27 ` Manivannan Sadhasivam
2024-05-29 8:29 ` [PATCH v4 10/13] PCI: dw-rockchip: Add endpoint mode support Niklas Cassel
2024-06-05 8:17 ` Manivannan Sadhasivam
2024-06-05 18:58 ` Niklas Cassel
2024-06-06 6:31 ` Manivannan Sadhasivam
2024-06-07 11:01 ` Niklas Cassel
2024-05-29 8:29 ` [PATCH v4 11/13] misc: pci_endpoint_test: Add support for rockchip rk3588 Niklas Cassel
2024-05-29 8:29 ` [PATCH v4 12/13] arm64: dts: rockchip: Add PCIe endpoint mode support Niklas Cassel
2024-06-05 8:20 ` Manivannan Sadhasivam
2024-05-29 8:29 ` [PATCH v4 13/13] arm64: dts: rockchip: Add rock5b overlays for PCIe endpoint mode Niklas Cassel
2024-06-04 1:45 ` [PATCH v4 00/13] PCI: dw-rockchip: Add endpoint mode support Kever Yang
2024-06-04 1:51 ` Damien Le Moal
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20240605073506.GF5085@thinkpad \
--to=mani@kernel.org \
--cc=arnd@arndb.de \
--cc=bhelgaas@google.com \
--cc=cassel@kernel.org \
--cc=conor+dt@kernel.org \
--cc=devicetree@vger.kernel.org \
--cc=dlemoal@kernel.org \
--cc=heiko@sntech.de \
--cc=jingoohan1@gmail.com \
--cc=jon.lin@rock-chips.com \
--cc=kishon@kernel.org \
--cc=krzk+dt@kernel.org \
--cc=kw@linux.com \
--cc=linux-pci@vger.kernel.org \
--cc=linux-rockchip@lists.infradead.org \
--cc=lpieralisi@kernel.org \
--cc=manivannan.sadhasivam@linaro.org \
--cc=robh@kernel.org \
--cc=shawn.lin@rock-chips.com \
--cc=xxm@rock-chips.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).