From: Bjorn Helgaas <helgaas@kernel.org>
To: Jim Quinlan <james.quinlan@broadcom.com>
Cc: linux-pci@vger.kernel.org,
"Nicolas Saenz Julienne" <nsaenz@kernel.org>,
"Bjorn Helgaas" <bhelgaas@google.com>,
"Lorenzo Pieralisi" <lorenzo.pieralisi@arm.com>,
bcm-kernel-feedback-list@broadcom.com, jim2101024@gmail.com,
"Florian Fainelli" <florian.fainelli@broadcom.com>,
"Lorenzo Pieralisi" <lpieralisi@kernel.org>,
"Krzysztof Wilczyński" <kw@linux.com>,
"Manivannan Sadhasivam" <manivannan.sadhasivam@linaro.org>,
"Rob Herring" <robh@kernel.org>,
"Krzysztof Kozlowski" <krzk+dt@kernel.org>,
"Conor Dooley" <conor+dt@kernel.org>,
"moderated list:BROADCOM BCM7XXX ARM ARCHITECTURE"
<linux-arm-kernel@lists.infradead.org>,
"moderated list:BROADCOM BCM2711/BCM2835 ARM ARCHITECTURE"
<linux-rpi-kernel@lists.infradead.org>,
"open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS"
<devicetree@vger.kernel.org>,
"open list" <linux-kernel@vger.kernel.org>
Subject: Re: [PATCH 1/1] RFC: dt bindings: Add property "brcm,gen3-eq-presets"
Date: Fri, 18 Oct 2024 14:03:30 -0500 [thread overview]
Message-ID: <20241018190330.GA757230@bhelgaas> (raw)
In-Reply-To: <20241018182247.41130-2-james.quinlan@broadcom.com>
On Fri, Oct 18, 2024 at 02:22:45PM -0400, Jim Quinlan wrote:
> Support configuration of the GEN3 preset equalization settings, aka the
> Lane Equalization Control Register(s) of the Secondary PCI Express
> Extended Capability. These registers are of type HwInit/RsvdP and
> typically set by FW. In our case they are set by our RC host bridge
> driver using internal registers.
>
> Signed-off-by: Jim Quinlan <james.quinlan@broadcom.com>
> ---
> .../devicetree/bindings/pci/brcm,stb-pcie.yaml | 12 ++++++++++++
> 1 file changed, 12 insertions(+)
>
> diff --git a/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml b/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml
> index 0925c520195a..f965ad57f32f 100644
> --- a/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml
> +++ b/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml
> @@ -104,6 +104,18 @@ properties:
> minItems: 1
> maxItems: 3
>
> + brcm,gen3-eq-presets:
> + description: |
> + A u16 array giving the GEN3 equilization presets, one for each lane.
> + These values are destined for the 16bit registers known as the
> + Lane Equalization Control Register(s) of the Secondary PCI Express
> + Extended Capability. In the array, lane 0 is first term, lane 1 next,
> + etc. The contents of the entries reflect what is necessary for
> + the current board and SoC, and the details of each preset are
> + described in Section 7.27.4 of the PCI base spec, Revision 3.0.
s/equilization/equalization/
The spec citation ("PCI base spec r3.0") isn't quite right since
Conventional PCI doesn't have lanes. These registers *are* defined in
PCIe r3.0, sec 7.27.4, but that's 14 years old. It would be more
helpful to use a current spec version like PCIe r6.2, sec 7.7.3.4.
Since there's nothing about these registers that is brcm-specific
(other than the fact that they are typically set by firmware on
non-brcm platforms), it would be nice if we could give it a non-brcm
name.
Similarly, I think it would be nice to drop "gen3" from the name (and
the description). The registers *were* added in PCIe r3.0, which also
added the 8 GT/s rate, and the description in PCIe r6.2, sec 7.7.3.4
does mention 8.0 GT/s specifically, but sec 4.2.4 says equalization
applies to "8.0 GT/s and higher data rates," so it's definitely not
limited to gen3.
Bjorn
next prev parent reply other threads:[~2024-10-18 19:03 UTC|newest]
Thread overview: 14+ messages / expand[flat|nested] mbox.gz Atom feed top
2024-10-18 18:22 [PATCH 0/1] RFC: Need feedback on PCI dt binding property Jim Quinlan
2024-10-18 18:22 ` [PATCH 1/1] RFC: dt bindings: Add property "brcm,gen3-eq-presets" Jim Quinlan
2024-10-18 19:03 ` Bjorn Helgaas [this message]
2024-10-21 19:03 ` Rob Herring
2024-10-25 1:08 ` Krishna Chaitanya Chundru
2024-10-28 18:51 ` James Quinlan
2024-10-29 5:17 ` Krishna Chaitanya Chundru
2024-10-29 14:22 ` Jim Quinlan
2024-10-29 14:48 ` Bjorn Helgaas
2024-10-29 15:22 ` Krishna Chaitanya Chundru
2024-10-29 15:40 ` Bjorn Helgaas
2024-10-29 15:55 ` Bjorn Helgaas
2024-10-29 16:54 ` Krishna Chaitanya Chundru
2024-10-29 17:34 ` Bjorn Helgaas
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20241018190330.GA757230@bhelgaas \
--to=helgaas@kernel.org \
--cc=bcm-kernel-feedback-list@broadcom.com \
--cc=bhelgaas@google.com \
--cc=conor+dt@kernel.org \
--cc=devicetree@vger.kernel.org \
--cc=florian.fainelli@broadcom.com \
--cc=james.quinlan@broadcom.com \
--cc=jim2101024@gmail.com \
--cc=krzk+dt@kernel.org \
--cc=kw@linux.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-pci@vger.kernel.org \
--cc=linux-rpi-kernel@lists.infradead.org \
--cc=lorenzo.pieralisi@arm.com \
--cc=lpieralisi@kernel.org \
--cc=manivannan.sadhasivam@linaro.org \
--cc=nsaenz@kernel.org \
--cc=robh@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).