devicetree.vger.kernel.org archive mirror
 help / color / mirror / Atom feed
From: Lothar Rubusch <l.rubusch@gmail.com>
To: robh@kernel.org, krzk+dt@kernel.org, a.fatoum@pengutronix.de
Cc: conor+dt@kernel.org, dinguyen@kernel.org, marex@denx.de,
	s.trumtrar@pengutronix.de, alexandre.torgue@foss.st.com,
	joabreu@synopsys.com, davem@davemloft.net, edumazet@google.com,
	kuba@kernel.org, pabeni@redhat.com, mcoquelin.stm32@gmail.com,
	netdev@vger.kernel.org, linux-stm32@st-md-mailman.stormreply.com,
	linux-arm-kernel@lists.infradead.org, l.rubusch@gmail.com,
	devicetree@vger.kernel.org, linux-kernel@vger.kernel.org
Subject: [PATCH v4 17/23] ARM: dts: socfpga: add Enclustra Mercury+ SA2
Date: Tue, 29 Oct 2024 20:23:43 +0000	[thread overview]
Message-ID: <20241029202349.69442-18-l.rubusch@gmail.com> (raw)
In-Reply-To: <20241029202349.69442-1-l.rubusch@gmail.com>

Introduce Enclustra's Mercury+ SA2 SoM based on Intel Cyclone5
technology as a .dtsi file.

Signed-off-by: Andreas Buerkler <andreas.buerkler@enclustra.com>
Signed-off-by: Lothar Rubusch <l.rubusch@gmail.com>
---
 .../socfpga/socfpga_cyclone5_mercury_sa2.dtsi | 146 ++++++++++++++++++
 1 file changed, 146 insertions(+)
 create mode 100644 arch/arm/boot/dts/intel/socfpga/socfpga_cyclone5_mercury_sa2.dtsi

diff --git a/arch/arm/boot/dts/intel/socfpga/socfpga_cyclone5_mercury_sa2.dtsi b/arch/arm/boot/dts/intel/socfpga/socfpga_cyclone5_mercury_sa2.dtsi
new file mode 100644
index 000000000..f46f1410f
--- /dev/null
+++ b/arch/arm/boot/dts/intel/socfpga/socfpga_cyclone5_mercury_sa2.dtsi
@@ -0,0 +1,146 @@
+// SPDX-License-Identifier: GPL-2.0+ OR MIT
+/*
+ * Copyright (C) 2024 Enclustra GmbH - https://www.enclustra.com
+ */
+
+#include "socfpga_cyclone5.dtsi"
+
+/ {
+	model = "Enclustra Mercury+ SA2";
+	compatible = "altr,socfpga-cyclone5", "altr,socfpga";
+
+	chosen {
+		stdout-path = "serial0:115200n8";
+	};
+
+	aliases {
+		ethernet0 = &gmac1;
+	};
+
+	/* Adjusted the i2c labels to use generic base-board dtsi files for
+	 * Enclustra Arria10 and Cyclone5 SoMs.
+	 *
+	 * The set of i2c0 and i2c1 labels defined in socfpga_cyclone5.dtsi and in
+	 * socfpga_arria10.dtsi do not allow for using the same base-board .dtsi
+	 * fragments. Thus define generic labels here to match the correct i2c
+	 * bus in a generic base-board .dtsi file.
+	 */
+	soc {
+		i2c_encl: i2c@ffc04000 {
+		};
+		i2c_encl_fpga: i2c@ffc05000 {
+		};
+	};
+
+	memory {
+		name = "memory";
+		device_type = "memory";
+		reg = <0x0 0x80000000>; /* 2GB */
+	};
+};
+
+&osc1 {
+	clock-frequency = <50000000>;
+};
+
+&i2c_encl {
+	i2c-sda-hold-time-ns = <300>;
+	clock-frequency = <100000>;
+	status = "okay";
+
+	isl12020: rtc@6f {
+		compatible = "isil,isl12022";
+		reg = <0x6f>;
+	};
+
+	atsha204a: crypto@64 {
+		compatible = "atmel,atsha204a";
+		reg = <0x64>;
+	};
+};
+
+&i2c_encl_fpga {
+	i2c-sda-hold-time-ns = <300>;
+	status = "disabled";
+};
+
+&uart0 {
+	clock-frequency = <100000000>;
+};
+
+&mmc0 {
+	status = "okay";
+};
+
+&qspi {
+	status = "okay";
+
+	flash0: flash@0 {
+		u-boot,dm-pre-reloc;
+		#address-cells = <1>;
+		#size-cells = <1>;
+		compatible = "spansion,s25fl512s", "jedec,spi-nor";
+		reg = <0>;
+
+		spi-rx-bus-width = <4>;
+		spi-tx-bus-width = <4>;
+		spi-max-frequency = <10000000>;
+
+		cdns,read-delay = <4>;
+		cdns,tshsl-ns = <50>;
+		cdns,tsd2d-ns = <50>;
+		cdns,tchsh-ns = <4>;
+		cdns,tslch-ns = <4>;
+
+		partition@raw {
+			label = "Flash Raw";
+			reg = <0x0 0x4000000>;
+		};
+	};
+};
+
+&gpio0 {
+	status = "okay";
+};
+
+&gpio1 {
+	status = "okay";
+};
+
+&gmac1 {
+	status = "okay";
+	/delete-property/ mac-address;
+	phy-mode = "rgmii";
+	phy-handle = <&phy3>;
+
+	mdio0 {
+		#address-cells = <1>;
+		#size-cells = <0>;
+		compatible = "snps,dwmac-mdio";
+
+		phy3: ethernet-phy@3 {
+			reg = <3>;
+
+			/* Add 2ns RX clock delay (1.2ns + 0.78ns)*/
+			rxc-skew-ps = <1680>;
+			rxd0-skew-ps = <420>;
+			rxd1-skew-ps = <420>;
+			rxd2-skew-ps = <420>;
+			rxd3-skew-ps = <420>;
+			rxdv-skew-ps = <420>;
+
+			/* Add 1.38ns TX clock delay (0.96ns + 0.42ns)*/
+			txc-skew-ps = <1860>;
+			txd0-skew-ps = <0>;
+			txd1-skew-ps = <0>;
+			txd2-skew-ps = <0>;
+			txd3-skew-ps = <0>;
+			txen-skew-ps = <0>;
+		};
+	};
+};
+
+&usb1 {
+	status = "okay";
+	dr_mode = "host";
+};
-- 
2.25.1


  parent reply	other threads:[~2024-10-29 20:24 UTC|newest]

Thread overview: 30+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2024-10-29 20:23 [PATCH v4 00/23] Add Enclustra Arria10 and Cyclone5 SoMs Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 01/23] ARM: dts: socfpga: fix typo Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 02/23] ARM: dts: socfpga: align bus name with bindings Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 03/23] ARM: dts: socfpga: align dma name with binding Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 04/23] ARM: dts: socfpga: align fpga-region name Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 05/23] ARM: dts: socfpga: add label to clock manager Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 06/23] ARM: dts: socfpga: add missing cells properties Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 07/23] ARM: dts: socfpga: fix missing ranges Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 08/23] ARM: dts: socfpga: add clock-frequency property Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 09/23] ARM: dts: socfpga: add ranges property to sram Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 10/23] ARM: dts: socfpga: remove arria10 reset-names Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 11/23] net: stmmac: add support for dwmac 3.72a Lothar Rubusch
2024-11-01 19:35   ` Rob Herring
2024-11-02 11:58     ` Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 12/23] dt-bindings: net: snps,dwmac: add support for Arria10 Lothar Rubusch
2024-10-29 21:58   ` Jakub Kicinski
2024-11-01 19:39   ` Rob Herring (Arm)
2024-10-29 20:23 ` [PATCH v4 13/23] ARM: dts: socfpga: add Enclustra boot-mode dtsi Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 14/23] ARM: dts: socfpga: add Enclustra base-board dtsi Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 15/23] ARM: dts: socfpga: add Enclustra Mercury SA1 Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 16/23] dt-bindings: altera: " Lothar Rubusch
2024-10-29 20:23 ` Lothar Rubusch [this message]
2024-10-29 20:23 ` [PATCH v4 18/23] dt-bindings: altera: add binding for Mercury+ SA2 Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 19/23] ARM: dts: socfpga: add Mercury AA1 combinations Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 20/23] dt-bindings: altera: " Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 21/23] ARM: dts: socfpga: removal of generic PE1 dts Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 22/23] dt-bindings: altera: " Lothar Rubusch
2024-10-29 20:23 ` [PATCH v4 23/23] ARM: dts: socfpga: add Enclustra SoM dts files Lothar Rubusch
2024-10-30 17:04 ` [PATCH v4 00/23] Add Enclustra Arria10 and Cyclone5 SoMs Rob Herring (Arm)
2024-10-31  9:04   ` Lothar Rubusch

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20241029202349.69442-18-l.rubusch@gmail.com \
    --to=l.rubusch@gmail.com \
    --cc=a.fatoum@pengutronix.de \
    --cc=alexandre.torgue@foss.st.com \
    --cc=conor+dt@kernel.org \
    --cc=davem@davemloft.net \
    --cc=devicetree@vger.kernel.org \
    --cc=dinguyen@kernel.org \
    --cc=edumazet@google.com \
    --cc=joabreu@synopsys.com \
    --cc=krzk+dt@kernel.org \
    --cc=kuba@kernel.org \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=linux-kernel@vger.kernel.org \
    --cc=linux-stm32@st-md-mailman.stormreply.com \
    --cc=marex@denx.de \
    --cc=mcoquelin.stm32@gmail.com \
    --cc=netdev@vger.kernel.org \
    --cc=pabeni@redhat.com \
    --cc=robh@kernel.org \
    --cc=s.trumtrar@pengutronix.de \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).