From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 81C7013C9C4; Mon, 27 Jan 2025 18:17:28 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1738001848; cv=none; b=JamNnByozSxccuEQ/J6DbYRESSi9UkZXxOnrDCt8lCrkfUJ1KZi8USanUrFVUI7Z5d/0AhlFUfXTrZZLd39aysaChi9TUBKDdlLE+1gAYXUxzGNEJ33uqef8XTAsXF3moiMinj/K0QhGDq5n80GkdSYCT2ov42Clq5/eHRp5DmE= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1738001848; c=relaxed/simple; bh=bPMgdUx6tBcvM4b3enWsKBCUp6vLClclKDzrrTXyl/w=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=SFeXZNFB2U9dXh4gr4F86IYquv6uDbNc0j1S2LPmnYFPuaKscU6cv+S+IeX7PLnzGS0hmEjC8ka7xe/W6uDb0xZCTa2eaYVS+jdXcSg5WaxF5luuy8juU43M1T7aVK6LqKWQj9le6sU8Q/cX+A23HwNY65VHrzvrFGnsEitziGQ= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=ddC7HyoA; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="ddC7HyoA" Received: by smtp.kernel.org (Postfix) with ESMTPSA id B4C83C4CED2; Mon, 27 Jan 2025 18:17:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1738001847; bh=bPMgdUx6tBcvM4b3enWsKBCUp6vLClclKDzrrTXyl/w=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=ddC7HyoAuAE23vOxPA0afI327iU6OWwMgQRKPpr+/BqszfR+Mch+m+c+8DynCieGY 4cR+sjldUqfscWal3R8Twe5t7rdoHvnWbm5Q1/U6CnbHuiYe/6gRuFt8i+Ak4POiUy EHF/MhRhh7C8NJjk15PqjC74lwt4d3Gbh0ZCd5SNF1Rr9NtxDsDPWr9WR4b4Eyx2E/ 4bWYxb0ybR3ulGbihEvATCm4nEFGbiaiwULmzkhxl2Er4SpQcEqxR6tI6tYQEuNshb Y7HNACn49ymJ02zTmo9VCP0334rcKpy2styY3bbuV0HP9Wy/xTVzFQOG8z+KfpQk1I VliHDJwHw1kyA== Date: Mon, 27 Jan 2025 12:17:26 -0600 From: Rob Herring To: Olof Johansson Cc: Yixun Lan , Linus Walleij , Bartosz Golaszewski , Krzysztof Kozlowski , Conor Dooley , Conor Dooley , Paul Walmsley , Palmer Dabbelt , Yangyu Chen , Jisheng Zhang , Jesse Taube , Inochi Amaoto , Icenowy Zheng , Meng Zhang , linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org Subject: Re: [PATCH v4 1/4] dt-bindings: gpio: spacemit: add support for K1 SoC Message-ID: <20250127181726.GA538260-robh@kernel.org> References: <20250121-03-k1-gpio-v4-0-4641c95c0194@gentoo.org> <20250121-03-k1-gpio-v4-1-4641c95c0194@gentoo.org> <20250123113042-GYA38135@gentoo> Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: On Thu, Jan 23, 2025 at 03:19:18PM -0800, Olof Johansson wrote: > On Thu, Jan 23, 2025 at 11:30:42AM +0000, Yixun Lan wrote: > > Hi Olof: > > thanks for your reivew > > > > On 12:03 Wed 22 Jan , Olof Johansson wrote: > > > Hi, > > > > > > On Tue, Jan 21, 2025 at 11:38:11AM +0800, Yixun Lan wrote: > > > > The GPIO controller of K1 support basic functions as input/output, > > > > all pins can be used as interrupt which route to one IRQ line, > > > > trigger type can be select between rising edge, failing edge, or both. > > > > There are four GPIO ports, each consisting of 32 pins. > > > > > > > > Signed-off-by: Yixun Lan > > > > --- > > > > .../devicetree/bindings/gpio/spacemit,k1-gpio.yaml | 116 +++++++++++++++++++++ > > > > 1 file changed, 116 insertions(+) > > > > > > > > diff --git a/Documentation/devicetree/bindings/gpio/spacemit,k1-gpio.yaml b/Documentation/devicetree/bindings/gpio/spacemit,k1-gpio.yaml > > > > new file mode 100644 > > > > index 0000000000000000000000000000000000000000..dd9459061aecfcba84e6a3c5052fbcddf6c61150 > > > > --- /dev/null > > > > +++ b/Documentation/devicetree/bindings/gpio/spacemit,k1-gpio.yaml > > > > @@ -0,0 +1,116 @@ > > > > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > > > +%YAML 1.2 > > > > +--- > > > > +$id: http://devicetree.org/schemas/gpio/spacemit,k1-gpio.yaml# > > > > +$schema: http://devicetree.org/meta-schemas/core.yaml# > > > > + > > > > +title: SpacemiT K1 GPIO controller > > > > + > > > > +maintainers: > > > > + - Yixun Lan > > > > + > > > > +description: > > > > + The controller's registers are organized as sets of eight 32-bit > > > > + registers with each set of port controlling 32 pins. A single > > > > + interrupt line is shared for all of the pins by the controller. > > > > + Each port will be represented as child nodes with the generic > > > > + GPIO-controller properties in this bindings file. > > > > > > There's only one interrupt line for all ports, but you have a binding that > > > duplicates them for every set of ports. That seems overly complicated, > > > doesn't it? They'd all bind the same handler, so there's no benefit in > > > providing the flexibility,. > > > > > yes, all ports share same interrupt line, but each port has its own > > irq related handling register, so it make sense to describe as per gpio irqchip > > > > also see comments below > > > > > > +properties: > > > > + $nodename: > > > > + pattern: "^gpio@[0-9a-f]+$" > > > > + > > > > + compatible: > > > > + const: spacemit,k1-gpio > > > > + > > > > + reg: > > > > + maxItems: 1 > > > > + > > > > + "#address-cells": > > > > + const: 1 > > > > + > > > > + "#size-cells": > > > > + const: 0 > > > > + > > > > +patternProperties: > > > > + "^gpio-port@[0-9a-f]+$": > > > > + type: object > > > > + properties: > > > > + compatible: > > > > + const: spacemit,k1-gpio-port > > > > + > > > > + reg: > > > > + maxItems: 1 > > > > + > > > > + gpio-controller: true > > > > + > > > > + "#gpio-cells": > > > > + const: 2 > > > > + > > > > + gpio-ranges: true > > > > + > > > > + interrupts: > > > > + maxItems: 1 > > > > + > > > > + interrupt-controller: true > > > > + > > > > + "#interrupt-cells": > > > > + const: 2 > > > > + description: > > > > + The first cell is the GPIO number, the second should specify interrupt > > > > + flag. The controller does not support level interrupts, so flags of > > > > + IRQ_TYPE_LEVEL_HIGH, IRQ_TYPE_LEVEL_LOW should not be used. > > > > + Refer for valid flags. > > > > > > Same here, since there's no real flexibility between the banks, it might > > > make sense to consider a 3-cell GPIO specifier instead, and having > > how to handle the fourth gpio port? I would like to have uniform driver for all ports > > > > > the first cell indicate bank. I could see this argument go in either > > > direction, but I'm not sure I understand why to provide a gpio-controller > > > per bank. > > > > > > > IIUC, your suggestion here was same as the implementation of patch v3 of this driver[1], > > while combining all four ports into one irqchip, which NACKed by maintainer[2]. > > I tend to agree having a gpio-controller per bank provide more flexibility, > > easy to leverage generic gpio framework, even each port can be disabled or enabled, > > and IMO having shared irq handler isn't really a problem.. > > > > [1] https://lore.kernel.org/r/20241225-03-k1-gpio-v3-0-27bb7b441d62@gentoo.org > > [2] https://lore.kernel.org/r/CACRpkdZPD2C2iPwOX_kW1Ug8jVkdHhhc7iFycHtzj5LQ0XWNgQ@mail.gmail.com > > https://lore.kernel.org/r/CACRpkdYgGho=VQabonq4HccEiXBH2qM76K45oDaV1Jyi0xZ-YA@mail.gmail.com > > Hmm, I don't understand the reasoning there, but it's not my subsystem. > > It seems worse to me to misdescribe the hardware as separate blocks > with a device-tree binding that no longer describes the actual hardware, > but it's not up to me. I agree. It's clearly 1 block given the first 3 banks are interleaved. If Linux can't handle 1 node for N gpio_chip's, then that's a Linux problem. Maybe it can, IDK. The lookup from a DT node to gpio_chip just needs to match on more than just DT node pointer, but look at the node ptr and arg cells. Rob