From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id BEA222882B2; Wed, 18 Jun 2025 10:18:57 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1750241937; cv=none; b=LO+UeDYvGXrjtpS5aw3agQjqtioG4JmD4GTWZdD9VF6yiZzyd8xWGrQ7bexdYtRpRvt5Hxi3eHafDulBU4QaNpPuaJDHZEAVplxLWpHy4LgRoQjlO6q97yCD6yeCNIHWuFmFxkcXVtDnjE6xgYlqIY2T3u87tl/kyze0azWEvTc= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1750241937; c=relaxed/simple; bh=aIIn1sGnO2kMTD4PFFAtmvRuvCXnzwAbVE21VpeYyKg=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=pW4y2SznPLvGnF2e9d0wv/YN/WgN6KrRaqljFGqMcqGDOyfOY6EiCiJ8f3YOgRMwODYau85LwJBTBi1WzfclZdFKu/QSy9k7MehjHH73QDQKw++va9s6ub/BfnxhnbzBSwSCyCAbK2uHbsN54LU5ud2Q1EsHovjaS+4YVBtGXbE= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=shGwNKeP; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="shGwNKeP" Received: by smtp.kernel.org (Postfix) with ESMTPSA id 865BDC4CEF1; Wed, 18 Jun 2025 10:18:52 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1750241937; bh=aIIn1sGnO2kMTD4PFFAtmvRuvCXnzwAbVE21VpeYyKg=; h=From:Date:Subject:References:In-Reply-To:To:Cc:From; b=shGwNKePfFRasnhvAIOAsChRFC75s7jAbtzzmYy4Rh+GIXyEiJnvZT+asqCgfD8KK zbdP5Xx6BUJlod3FPu9fPBCXa2HMctXjPMOIBDqzO2aXz6G3LXmHRd44N8bK21RVQT Q1Y1ux6EK4aGyGArHwKEqVds+nfzop1HemdhCQP0HIHwxNy54FnDry4kflDAqNHhr4 CTbLC+o855/V//FnhH4eH/xDpDgo/PYV4guawQkYAHzHWIIHBkLxeXGq4m8anUEeLX zR4IOt+yPNPDhcxd+EY/tNYk2JB1BRa6WbBMI0coq5BUidsTG3AilLmsE+wCk59mZm pn11kN2CGtUnA== From: Lorenzo Pieralisi Date: Wed, 18 Jun 2025 12:17:28 +0200 Subject: [PATCH v5 13/27] arm64/sysreg: Add ICH_HFGWTR_EL2 Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Message-Id: <20250618-gicv5-host-v5-13-d9e622ac5539@kernel.org> References: <20250618-gicv5-host-v5-0-d9e622ac5539@kernel.org> In-Reply-To: <20250618-gicv5-host-v5-0-d9e622ac5539@kernel.org> To: Marc Zyngier , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Catalin Marinas , Will Deacon Cc: Arnd Bergmann , Sascha Bischoff , Jonathan Cameron , Timothy Hayes , Bjorn Helgaas , "Liam R. Howlett" , Peter Maydell , Mark Rutland , Jiri Slaby , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-pci@vger.kernel.org, Lorenzo Pieralisi X-Mailer: b4 0.15-dev-6f78e Add ICH_HFGWTR_EL2 register description to sysreg. Signed-off-by: Lorenzo Pieralisi Reviewed-by: Jonathan Cameron Cc: Will Deacon Cc: Catalin Marinas Cc: Marc Zyngier --- arch/arm64/tools/sysreg | 15 +++++++++++++++ 1 file changed, 15 insertions(+) diff --git a/arch/arm64/tools/sysreg b/arch/arm64/tools/sysreg index 0202b3bd3dda..9def240582dc 100644 --- a/arch/arm64/tools/sysreg +++ b/arch/arm64/tools/sysreg @@ -4452,6 +4452,21 @@ Field 1 ICC_IDRn_EL1 Field 0 ICC_APR_EL1 EndSysreg +Sysreg ICH_HFGWTR_EL2 3 4 12 9 6 +Res0 63:21 +Field 20 ICC_PPI_ACTIVERn_EL1 +Field 19 ICC_PPI_PRIORITYRn_EL1 +Field 18 ICC_PPI_PENDRn_EL1 +Field 17 ICC_PPI_ENABLERn_EL1 +Res0 16:7 +Field 6 ICC_ICSR_EL1 +Field 5 ICC_PCR_EL1 +Res0 4:3 +Field 2 ICC_CR0_EL1 +Res0 1 +Field 0 ICC_APR_EL1 +EndSysreg + Sysreg ICH_HCR_EL2 3 4 12 11 0 Res0 63:32 Field 31:27 EOIcount -- 2.48.0