From: Cristian Cozzolino via B4 Relay <devnull+cristian_ci.protonmail.com@kernel.org>
To: Matthias Brugger <matthias.bgg@gmail.com>,
AngeloGioacchino Del Regno
<angelogioacchino.delregno@collabora.com>,
Russell King <linux@armlinux.org.uk>,
Rob Herring <robh@kernel.org>,
Krzysztof Kozlowski <krzk+dt@kernel.org>,
Conor Dooley <conor+dt@kernel.org>,
Sean Wang <sean.wang@mediatek.com>
Cc: linux-kernel@vger.kernel.org,
linux-arm-kernel@lists.infradead.org,
linux-mediatek@lists.infradead.org, devicetree@vger.kernel.org,
phone-devel@vger.kernel.org,
Cristian Cozzolino <cristian_ci@protonmail.com>
Subject: [PATCH 04/10] ARM: dts: mediatek: mt6582: sort nodes and properties
Date: Sat, 20 Sep 2025 20:23:29 +0200 [thread overview]
Message-ID: <20250920-mt6582-v1-4-b887720f577d@protonmail.com> (raw)
In-Reply-To: <20250920-mt6582-v1-0-b887720f577d@protonmail.com>
From: Cristian Cozzolino <cristian_ci@protonmail.com>
Sort fixed clocks nodes by clock frequency and memory mapped device
nodes by reg address. Also, sort properties as shown in dt-bindings
examples.
Signed-off-by: Cristian Cozzolino <cristian_ci@protonmail.com>
---
arch/arm/boot/dts/mediatek/mt6582.dtsi | 46 +++++++++++++++-------------------
1 file changed, 20 insertions(+), 26 deletions(-)
diff --git a/arch/arm/boot/dts/mediatek/mt6582.dtsi b/arch/arm/boot/dts/mediatek/mt6582.dtsi
index 37d2b8786188aecb65c0a6e0d31aabc3b66e2bd7..8ada8c6518661509ebee647367064187f4376ab9 100644
--- a/arch/arm/boot/dts/mediatek/mt6582.dtsi
+++ b/arch/arm/boot/dts/mediatek/mt6582.dtsi
@@ -13,8 +13,8 @@ / {
interrupt-parent = <&sysirq>;
cpus {
- #address-cells = <1>;
#size-cells = <0>;
+ #address-cells = <1>;
cpu@0 {
device_type = "cpu";
@@ -38,22 +38,22 @@ cpu@3 {
};
};
- system_clk: dummy13m {
+ uart_clk: dummy26m {
compatible = "fixed-clock";
- clock-frequency = <13000000>;
#clock-cells = <0>;
+ clock-frequency = <26000000>;
};
- rtc_clk: dummy32k {
+ system_clk: dummy13m {
compatible = "fixed-clock";
- clock-frequency = <32000>;
#clock-cells = <0>;
+ clock-frequency = <13000000>;
};
- uart_clk: dummy26m {
+ rtc_clk: dummy32k {
compatible = "fixed-clock";
- clock-frequency = <26000000>;
#clock-cells = <0>;
+ clock-frequency = <32000>;
};
soc {
@@ -62,6 +62,11 @@ soc {
compatible = "simple-bus";
ranges;
+ watchdog: watchdog@10007000 {
+ compatible = "mediatek,mt6582-wdt", "mediatek,mt6589-wdt";
+ reg = <0x10007000 0x100>;
+ };
+
timer: timer@11008000 {
compatible = "mediatek,mt6577-timer";
reg = <0x10008000 0x80>;
@@ -71,18 +76,17 @@ timer: timer@11008000 {
};
sysirq: interrupt-controller@10200100 {
- compatible = "mediatek,mt6582-sysirq",
- "mediatek,mt6577-sysirq";
+ compatible = "mediatek,mt6582-sysirq", "mediatek,mt6577-sysirq";
+ reg = <0x10200100 0x1c>;
+ interrupt-parent = <&gic>;
interrupt-controller;
#interrupt-cells = <3>;
- interrupt-parent = <&gic>;
- reg = <0x10200100 0x1c>;
};
gic: interrupt-controller@10211000 {
compatible = "arm,cortex-a7-gic";
- interrupt-controller;
#interrupt-cells = <3>;
+ interrupt-controller;
interrupt-parent = <&gic>;
reg = <0x10211000 0x1000>,
<0x10212000 0x2000>,
@@ -91,8 +95,7 @@ gic: interrupt-controller@10211000 {
};
uart0: serial@11002000 {
- compatible = "mediatek,mt6582-uart",
- "mediatek,mt6577-uart";
+ compatible = "mediatek,mt6582-uart", "mediatek,mt6577-uart";
reg = <0x11002000 0x400>;
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
clocks = <&uart_clk>;
@@ -100,8 +103,7 @@ uart0: serial@11002000 {
};
uart1: serial@11003000 {
- compatible = "mediatek,mt6582-uart",
- "mediatek,mt6577-uart";
+ compatible = "mediatek,mt6582-uart", "mediatek,mt6577-uart";
reg = <0x11003000 0x400>;
interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
clocks = <&uart_clk>;
@@ -109,8 +111,7 @@ uart1: serial@11003000 {
};
uart2: serial@11004000 {
- compatible = "mediatek,mt6582-uart",
- "mediatek,mt6577-uart";
+ compatible = "mediatek,mt6582-uart", "mediatek,mt6577-uart";
reg = <0x11004000 0x400>;
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
clocks = <&uart_clk>;
@@ -118,18 +119,11 @@ uart2: serial@11004000 {
};
uart3: serial@11005000 {
- compatible = "mediatek,mt6582-uart",
- "mediatek,mt6577-uart";
+ compatible = "mediatek,mt6582-uart", "mediatek,mt6577-uart";
reg = <0x11005000 0x400>;
interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
clocks = <&uart_clk>;
status = "disabled";
};
-
- watchdog: watchdog@10007000 {
- compatible = "mediatek,mt6582-wdt",
- "mediatek,mt6589-wdt";
- reg = <0x10007000 0x100>;
- };
};
};
--
2.49.0
next prev parent reply other threads:[~2025-09-20 16:24 UTC|newest]
Thread overview: 16+ messages / expand[flat|nested] mbox.gz Atom feed top
2025-09-20 18:23 [PATCH 00/10] ARM: Add support for yarisxl mt6582 board Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 01/10] ARM: mediatek: add board_dt_compat entry for the MT6582 SoC Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 02/10] ARM: mediatek: add MT6582 smp bring up code Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 03/10] ARM: dts: mediatek: mt6582: move MMIO devices under soc node Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` Cristian Cozzolino via B4 Relay [this message]
2025-09-20 18:23 ` [PATCH 05/10] ARM: dts: mediatek: mt6582: remove compatible property from root node Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 06/10] ARM: dts: mediatek: mt6582: add mt6582 compatible to timer Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 07/10] ARM: dts: mediatek: mt6582: add clock-names property to uart nodes Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 08/10] ARM: dts: mediatek: mt6582: add enable-method property to cpus Cristian Cozzolino via B4 Relay
2025-09-20 18:23 ` [PATCH 09/10] dt-bindings: arm: mediatek: Add MT6582 yarisxl Cristian Cozzolino via B4 Relay
2025-09-22 20:28 ` Rob Herring (Arm)
2025-09-20 18:23 ` [PATCH 10/10] ARM: dts: mediatek: add basic support for Alcatel yarisxl board Cristian Cozzolino via B4 Relay
2025-09-22 11:05 ` [PATCH 00/10] ARM: Add support for yarisxl mt6582 board AngeloGioacchino Del Regno
2025-10-18 16:41 ` cristian_ci
2025-10-13 9:47 ` (subset) " AngeloGioacchino Del Regno
2025-10-13 9:48 ` AngeloGioacchino Del Regno
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20250920-mt6582-v1-4-b887720f577d@protonmail.com \
--to=devnull+cristian_ci.protonmail.com@kernel.org \
--cc=angelogioacchino.delregno@collabora.com \
--cc=conor+dt@kernel.org \
--cc=cristian_ci@protonmail.com \
--cc=devicetree@vger.kernel.org \
--cc=krzk+dt@kernel.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-mediatek@lists.infradead.org \
--cc=linux@armlinux.org.uk \
--cc=matthias.bgg@gmail.com \
--cc=phone-devel@vger.kernel.org \
--cc=robh@kernel.org \
--cc=sean.wang@mediatek.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).