* [PATCH 0/4] arm64: dts: qcom: qdu1000: add SDHCI
@ 2023-05-19 8:51 Komal Bajaj
2023-05-19 8:51 ` [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible Komal Bajaj
` (3 more replies)
0 siblings, 4 replies; 16+ messages in thread
From: Komal Bajaj @ 2023-05-19 8:51 UTC (permalink / raw)
To: Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley,
Andy Gross, Bjorn Andersson, Konrad Dybcio, Bhupesh Sharma
Cc: Komal Bajaj, linux-mmc, devicetree, linux-kernel, linux-arm-msm
Add sdhc instance for supporting eMMC on QDU1000 and
QRU1000 SoCs.
Komal Bajaj (4):
dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible
arm: dts: qcom: qdu1000: Add SDHCI node
arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI
arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc
.../devicetree/bindings/mmc/sdhci-msm.yaml | 1 +
arch/arm64/boot/dts/qcom/qdu1000-idp.dts | 11 ++
arch/arm64/boot/dts/qcom/qdu1000.dtsi | 110 ++++++++++++++++++
3 files changed, 122 insertions(+)
--
2.17.1
^ permalink raw reply [flat|nested] 16+ messages in thread* [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible 2023-05-19 8:51 [PATCH 0/4] arm64: dts: qcom: qdu1000: add SDHCI Komal Bajaj @ 2023-05-19 8:51 ` Komal Bajaj 2023-05-19 10:07 ` Bhupesh Sharma 2023-05-19 8:51 ` [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node Komal Bajaj ` (2 subsequent siblings) 3 siblings, 1 reply; 16+ messages in thread From: Komal Bajaj @ 2023-05-19 8:51 UTC (permalink / raw) To: Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio, Bhupesh Sharma Cc: Komal Bajaj, linux-mmc, devicetree, linux-kernel, linux-arm-msm Document the compatible for SDHCI on QDU1000 and QRU1000 SoCs. Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> --- Documentation/devicetree/bindings/mmc/sdhci-msm.yaml | 1 + 1 file changed, 1 insertion(+) diff --git a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml index 4f2d9e8127dd..f51a38b12d6f 100644 --- a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml +++ b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml @@ -55,6 +55,7 @@ properties: - qcom,sm8350-sdhci - qcom,sm8450-sdhci - qcom,sm8550-sdhci + - qcom,qdu1000-sdhci - const: qcom,sdhci-msm-v5 # for sdcc version 5.0 reg: -- 2.17.1 ^ permalink raw reply related [flat|nested] 16+ messages in thread
* Re: [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible 2023-05-19 8:51 ` [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible Komal Bajaj @ 2023-05-19 10:07 ` Bhupesh Sharma 2023-05-19 11:39 ` Komal Bajaj 2023-05-19 15:56 ` Conor Dooley 0 siblings, 2 replies; 16+ messages in thread From: Bhupesh Sharma @ 2023-05-19 10:07 UTC (permalink / raw) To: Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/19/23 2:21 PM, Komal Bajaj wrote: > Document the compatible for SDHCI on QDU1000 and QRU1000 SoCs. > > Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> > --- > Documentation/devicetree/bindings/mmc/sdhci-msm.yaml | 1 + > 1 file changed, 1 insertion(+) > > diff --git a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml > index 4f2d9e8127dd..f51a38b12d6f 100644 > --- a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml > +++ b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml > @@ -55,6 +55,7 @@ properties: > - qcom,sm8350-sdhci > - qcom,sm8450-sdhci > - qcom,sm8550-sdhci > + - qcom,qdu1000-sdhci Please add new entries in alphabetical order. Thanks, Bhupesh > - const: qcom,sdhci-msm-v5 # for sdcc version 5.0 > > reg: > -- > 2.17.1 > ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible 2023-05-19 10:07 ` Bhupesh Sharma @ 2023-05-19 11:39 ` Komal Bajaj 2023-05-19 15:56 ` Conor Dooley 1 sibling, 0 replies; 16+ messages in thread From: Komal Bajaj @ 2023-05-19 11:39 UTC (permalink / raw) To: Bhupesh Sharma, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/19/2023 3:37 PM, Bhupesh Sharma wrote: > > On 5/19/23 2:21 PM, Komal Bajaj wrote: >> Document the compatible for SDHCI on QDU1000 and QRU1000 SoCs. >> >> Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> >> --- >> Documentation/devicetree/bindings/mmc/sdhci-msm.yaml | 1 + >> 1 file changed, 1 insertion(+) >> >> diff --git a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml >> b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml >> index 4f2d9e8127dd..f51a38b12d6f 100644 >> --- a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml >> +++ b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml >> @@ -55,6 +55,7 @@ properties: >> - qcom,sm8350-sdhci >> - qcom,sm8450-sdhci >> - qcom,sm8550-sdhci >> + - qcom,qdu1000-sdhci > > Please add new entries in alphabetical order. Noted. > > Thanks, > Bhupesh > >> - const: qcom,sdhci-msm-v5 # for sdcc version 5.0 >> >> reg: >> -- >> 2.17.1 >> ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible 2023-05-19 10:07 ` Bhupesh Sharma 2023-05-19 11:39 ` Komal Bajaj @ 2023-05-19 15:56 ` Conor Dooley 1 sibling, 0 replies; 16+ messages in thread From: Conor Dooley @ 2023-05-19 15:56 UTC (permalink / raw) To: Bhupesh Sharma Cc: Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio, linux-mmc, devicetree, linux-kernel, linux-arm-msm [-- Attachment #1: Type: text/plain, Size: 1004 bytes --] On Fri, May 19, 2023 at 03:37:09PM +0530, Bhupesh Sharma wrote: > > On 5/19/23 2:21 PM, Komal Bajaj wrote: > > Document the compatible for SDHCI on QDU1000 and QRU1000 SoCs. > > > > Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> > > --- > > Documentation/devicetree/bindings/mmc/sdhci-msm.yaml | 1 + > > 1 file changed, 1 insertion(+) > > > > diff --git a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml > > index 4f2d9e8127dd..f51a38b12d6f 100644 > > --- a/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml > > +++ b/Documentation/devicetree/bindings/mmc/sdhci-msm.yaml > > @@ -55,6 +55,7 @@ properties: > > - qcom,sm8350-sdhci > > - qcom,sm8450-sdhci > > - qcom,sm8550-sdhci > > + - qcom,qdu1000-sdhci > > Please add new entries in alphabetical order. With this done, Acked-by: Conor Dooley <conor.dooley@microchip.com> Thanks, Conor. [-- Attachment #2: signature.asc --] [-- Type: application/pgp-signature, Size: 228 bytes --] ^ permalink raw reply [flat|nested] 16+ messages in thread
* [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node 2023-05-19 8:51 [PATCH 0/4] arm64: dts: qcom: qdu1000: add SDHCI Komal Bajaj 2023-05-19 8:51 ` [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible Komal Bajaj @ 2023-05-19 8:51 ` Komal Bajaj 2023-05-19 10:05 ` Bhupesh Sharma 2023-05-20 11:23 ` Konrad Dybcio 2023-05-19 8:51 ` [PATCH 3/4] arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI Komal Bajaj 2023-05-19 8:51 ` [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc Komal Bajaj 3 siblings, 2 replies; 16+ messages in thread From: Komal Bajaj @ 2023-05-19 8:51 UTC (permalink / raw) To: Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio, Bhupesh Sharma Cc: Komal Bajaj, linux-mmc, devicetree, linux-kernel, linux-arm-msm Add sdhc node for eMMC on QDU1000 and QRU1000 SoCs. Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> --- arch/arm64/boot/dts/qcom/qdu1000.dtsi | 60 +++++++++++++++++++++++++++ 1 file changed, 60 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi index 734438113bba..6113def66a08 100644 --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi @@ -19,6 +19,10 @@ chosen: chosen { }; + aliases { + mmc0 = &sdhc_1; /*SDC1 eMMC slot*/ + }; + cpus { #address-cells = <2>; #size-cells = <0>; @@ -842,6 +846,62 @@ #hwlock-cells = <1>; }; + sdhc_1: mmc@8804000 { + compatible = "qcom,qdu1000-sdhci", "qcom,sdhci-msm-v5"; + reg = <0x0 0x08804000 0x0 0x1000>, + <0x0 0x08805000 0x0 0x1000>; + + reg-names = "hc", "cqhci"; + + interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, + <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; + interrupt-names = "hc_irq", "pwr_irq"; + + clocks = <&gcc GCC_SDCC5_AHB_CLK>, + <&gcc GCC_SDCC5_APPS_CLK>, + <&rpmhcc RPMH_CXO_CLK>; + clock-names = "iface", "core", "xo"; + + /* Add dt entry for gcc hw reset */ + resets = <&gcc GCC_SDCC5_BCR>; + + interconnects = <&system_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, + <&gem_noc MASTER_APPSS_PROC 0 &system_noc SLAVE_SDCC_2 0>; + interconnect-names = "sdhc-ddr", "cpu-sdhc"; + power-domains = <&rpmhpd QDU1000_CX>; + operating-points-v2 = <&sdhc1_opp_table>; + + iommus = <&apps_smmu 0x0080 0x0>; + dma-coherent; + + bus-width = <8>; + non-removable; + supports-cqe; + + no-sd; + no-sdio; + + mmc-ddr-1_8v; + mmc-hs200-1_8v; + mmc-hs400-1_8v; + mmc-hs400-enhanced-strobe; + cap-mmc-hw-reset; + + qcom,dll-config = <0x0007642c>; + qcom,ddr-config = <0x80040868>; + + status = "disabled"; + + sdhc1_opp_table: opp-table { + compatible = "operating-points-v2"; + + opp-384000000 { + opp-hz = /bits/ 64 <384000000>; + required-opps = <&rpmhpd_opp_min_svs>; + }; + }; + }; + pdc: interrupt-controller@b220000 { compatible = "qcom,qdu1000-pdc", "qcom,pdc"; reg = <0x0 0xb220000 0x0 0x30000>, <0x0 0x174000f0 0x0 0x64>; -- 2.17.1 ^ permalink raw reply related [flat|nested] 16+ messages in thread
* Re: [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node 2023-05-19 8:51 ` [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node Komal Bajaj @ 2023-05-19 10:05 ` Bhupesh Sharma 2023-05-19 11:55 ` Komal Bajaj 2023-05-20 11:23 ` Konrad Dybcio 1 sibling, 1 reply; 16+ messages in thread From: Bhupesh Sharma @ 2023-05-19 10:05 UTC (permalink / raw) To: Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm Hi Komal, On 5/19/23 2:21 PM, Komal Bajaj wrote: > Add sdhc node for eMMC on QDU1000 and QRU1000 SoCs. > > Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> > --- > arch/arm64/boot/dts/qcom/qdu1000.dtsi | 60 +++++++++++++++++++++++++++ > 1 file changed, 60 insertions(+) > > diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi > index 734438113bba..6113def66a08 100644 > --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi > +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi > @@ -19,6 +19,10 @@ > > chosen: chosen { }; > > + aliases { > + mmc0 = &sdhc_1; /*SDC1 eMMC slot*/ Please use the right comment formats /* text */ Also, just /* eMMC */ would be fine here. > + }; > + > cpus { > #address-cells = <2>; > #size-cells = <0>; > @@ -842,6 +846,62 @@ > #hwlock-cells = <1>; > }; > > + sdhc_1: mmc@8804000 { > + compatible = "qcom,qdu1000-sdhci", "qcom,sdhci-msm-v5"; > + reg = <0x0 0x08804000 0x0 0x1000>, > + <0x0 0x08805000 0x0 0x1000>; > + > + reg-names = "hc", "cqhci"; > + > + interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, > + <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; > + interrupt-names = "hc_irq", "pwr_irq"; > + > + clocks = <&gcc GCC_SDCC5_AHB_CLK>, > + <&gcc GCC_SDCC5_APPS_CLK>, > + <&rpmhcc RPMH_CXO_CLK>; > + clock-names = "iface", "core", "xo"; > + > + /* Add dt entry for gcc hw reset */ Please drop the comment above - it's not needed. > + resets = <&gcc GCC_SDCC5_BCR>; > + > + interconnects = <&system_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, > + <&gem_noc MASTER_APPSS_PROC 0 &system_noc SLAVE_SDCC_2 0>; > + interconnect-names = "sdhc-ddr", "cpu-sdhc"; > + power-domains = <&rpmhpd QDU1000_CX>; > + operating-points-v2 = <&sdhc1_opp_table>; > + > + iommus = <&apps_smmu 0x0080 0x0>; > + dma-coherent; > + > + bus-width = <8>; > + non-removable; > + supports-cqe; > + > + no-sd; > + no-sd; Can we club the following 3 together: non-removable; no-sd; no-sd; And normally these is a part of board file (.dts), right? Thanks, Bhupesh > + mmc-ddr-1_8v; > + mmc-hs200-1_8v; > + mmc-hs400-1_8v; > + mmc-hs400-enhanced-strobe; > + cap-mmc-hw-reset; > + > + qcom,dll-config = <0x0007642c>; > + qcom,ddr-config = <0x80040868>; > + > + status = "disabled"; > + > + sdhc1_opp_table: opp-table { > + compatible = "operating-points-v2"; > + > + opp-384000000 { > + opp-hz = /bits/ 64 <384000000>; > + required-opps = <&rpmhpd_opp_min_svs>; > + }; > + }; > + }; > + > pdc: interrupt-controller@b220000 { > compatible = "qcom,qdu1000-pdc", "qcom,pdc"; > reg = <0x0 0xb220000 0x0 0x30000>, <0x0 0x174000f0 0x0 0x64>; > -- > 2.17.1 > ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node 2023-05-19 10:05 ` Bhupesh Sharma @ 2023-05-19 11:55 ` Komal Bajaj 0 siblings, 0 replies; 16+ messages in thread From: Komal Bajaj @ 2023-05-19 11:55 UTC (permalink / raw) To: Bhupesh Sharma, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/19/2023 3:35 PM, Bhupesh Sharma wrote: > Hi Komal, > > On 5/19/23 2:21 PM, Komal Bajaj wrote: >> Add sdhc node for eMMC on QDU1000 and QRU1000 SoCs. >> >> Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> >> --- >> arch/arm64/boot/dts/qcom/qdu1000.dtsi | 60 +++++++++++++++++++++++++++ >> 1 file changed, 60 insertions(+) >> >> diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> b/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> index 734438113bba..6113def66a08 100644 >> --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> @@ -19,6 +19,10 @@ >> >> chosen: chosen { }; >> >> + aliases { >> + mmc0 = &sdhc_1; /*SDC1 eMMC slot*/ > > Please use the right comment formats /* text */ > Also, just /* eMMC */ would be fine here. Sure, will keep just /* eMMC */ in comments. > >> + }; >> + >> cpus { >> #address-cells = <2>; >> #size-cells = <0>; >> @@ -842,6 +846,62 @@ >> #hwlock-cells = <1>; >> }; >> >> + sdhc_1: mmc@8804000 { >> + compatible = "qcom,qdu1000-sdhci", "qcom,sdhci-msm-v5"; >> + reg = <0x0 0x08804000 0x0 0x1000>, >> + <0x0 0x08805000 0x0 0x1000>; >> + >> + reg-names = "hc", "cqhci"; >> + >> + interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, >> + <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; >> + interrupt-names = "hc_irq", "pwr_irq"; >> + >> + clocks = <&gcc GCC_SDCC5_AHB_CLK>, >> + <&gcc GCC_SDCC5_APPS_CLK>, >> + <&rpmhcc RPMH_CXO_CLK>; >> + clock-names = "iface", "core", "xo"; >> + >> + /* Add dt entry for gcc hw reset */ > > Please drop the comment above - it's not needed. Noted. Will remove it in the next patch set. > >> + resets = <&gcc GCC_SDCC5_BCR>; >> + >> + interconnects = <&system_noc MASTER_SDCC_1 0 &mc_virt >> SLAVE_EBI1 0>, >> + <&gem_noc MASTER_APPSS_PROC 0 &system_noc >> SLAVE_SDCC_2 0>; >> + interconnect-names = "sdhc-ddr", "cpu-sdhc"; >> + power-domains = <&rpmhpd QDU1000_CX>; >> + operating-points-v2 = <&sdhc1_opp_table>; >> + >> + iommus = <&apps_smmu 0x0080 0x0>; >> + dma-coherent; >> + >> + bus-width = <8>; >> + non-removable; >> + supports-cqe; >> + >> + no-sd; >> + no-sd; > > Can we club the following 3 together: > non-removable; > no-sd; > no-sd; > > And normally these is a part of board file (.dts), right? Sure, will move these to board file. Thanks Komal > > Thanks, > Bhupesh > >> + mmc-ddr-1_8v; >> + mmc-hs200-1_8v; >> + mmc-hs400-1_8v; >> + mmc-hs400-enhanced-strobe; >> + cap-mmc-hw-reset; >> + >> + qcom,dll-config = <0x0007642c>; >> + qcom,ddr-config = <0x80040868>; >> + >> + status = "disabled"; >> + >> + sdhc1_opp_table: opp-table { >> + compatible = "operating-points-v2"; >> + >> + opp-384000000 { >> + opp-hz = /bits/ 64 <384000000>; >> + required-opps = <&rpmhpd_opp_min_svs>; >> + }; >> + }; >> + }; >> + >> pdc: interrupt-controller@b220000 { >> compatible = "qcom,qdu1000-pdc", "qcom,pdc"; >> reg = <0x0 0xb220000 0x0 0x30000>, <0x0 0x174000f0 0x0 >> 0x64>; >> -- >> 2.17.1 >> ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node 2023-05-19 8:51 ` [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node Komal Bajaj 2023-05-19 10:05 ` Bhupesh Sharma @ 2023-05-20 11:23 ` Konrad Dybcio 2023-05-22 7:02 ` Komal Bajaj 1 sibling, 1 reply; 16+ messages in thread From: Konrad Dybcio @ 2023-05-20 11:23 UTC (permalink / raw) To: Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Bhupesh Sharma Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 19.05.2023 10:51, Komal Bajaj wrote: > Add sdhc node for eMMC on QDU1000 and QRU1000 SoCs. > > Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> > --- > arch/arm64/boot/dts/qcom/qdu1000.dtsi | 60 +++++++++++++++++++++++++++ > 1 file changed, 60 insertions(+) > > diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi > index 734438113bba..6113def66a08 100644 > --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi > +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi > @@ -19,6 +19,10 @@ > > chosen: chosen { }; > > + aliases { > + mmc0 = &sdhc_1; /*SDC1 eMMC slot*/ > + }; > + > cpus { > #address-cells = <2>; > #size-cells = <0>; > @@ -842,6 +846,62 @@ > #hwlock-cells = <1>; > }; > > + sdhc_1: mmc@8804000 { > + compatible = "qcom,qdu1000-sdhci", "qcom,sdhci-msm-v5"; > + reg = <0x0 0x08804000 0x0 0x1000>, > + <0x0 0x08805000 0x0 0x1000>; > + confusing newline > + reg-names = "hc", "cqhci"; > + > + interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, > + <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; > + interrupt-names = "hc_irq", "pwr_irq"; > + > + clocks = <&gcc GCC_SDCC5_AHB_CLK>, > + <&gcc GCC_SDCC5_APPS_CLK>, SDCC>5<? > + <&rpmhcc RPMH_CXO_CLK>; > + clock-names = "iface", "core", "xo"; Please keep one per line > + > + /* Add dt entry for gcc hw reset */ > + resets = <&gcc GCC_SDCC5_BCR>; 5? > + > + interconnects = <&system_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, > + <&gem_noc MASTER_APPSS_PROC 0 &system_noc SLAVE_SDCC_2 0>; > + interconnect-names = "sdhc-ddr", "cpu-sdhc"; > + power-domains = <&rpmhpd QDU1000_CX>; > + operating-points-v2 = <&sdhc1_opp_table>; > + > + iommus = <&apps_smmu 0x0080 0x0>; Please remove the leading zeroes from the stream id > + dma-coherent; > + > + bus-width = <8>; ---- > + non-removable; > + supports-cqe; > + > + no-sd; > + no-sdio; > + > + mmc-ddr-1_8v; > + mmc-hs200-1_8v; > + mmc-hs400-1_8v; > + mmc-hs400-enhanced-strobe; > + cap-mmc-hw-reset; ---- This bit is board-specific > + > + qcom,dll-config = <0x0007642c>; > + qcom,ddr-config = <0x80040868>; > + > + status = "disabled"; > + > + sdhc1_opp_table: opp-table { > + compatible = "operating-points-v2"; > + > + opp-384000000 { > + opp-hz = /bits/ 64 <384000000>; > + required-opps = <&rpmhpd_opp_min_svs>; You added interconnects, but not any opp-peak-kBps / opp-avg-kBps, presumably mistakengly? Also, 384Mhz + min_svs sounds a bit weird? Is that the correct level for this SoC? Konrad > + }; > + }; > + }; > + > pdc: interrupt-controller@b220000 { > compatible = "qcom,qdu1000-pdc", "qcom,pdc"; > reg = <0x0 0xb220000 0x0 0x30000>, <0x0 0x174000f0 0x0 0x64>; > -- > 2.17.1 > ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node 2023-05-20 11:23 ` Konrad Dybcio @ 2023-05-22 7:02 ` Komal Bajaj 0 siblings, 0 replies; 16+ messages in thread From: Komal Bajaj @ 2023-05-22 7:02 UTC (permalink / raw) To: Konrad Dybcio, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Bhupesh Sharma Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/20/2023 4:53 PM, Konrad Dybcio wrote: > > On 19.05.2023 10:51, Komal Bajaj wrote: >> Add sdhc node for eMMC on QDU1000 and QRU1000 SoCs. >> >> Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> >> --- >> arch/arm64/boot/dts/qcom/qdu1000.dtsi | 60 +++++++++++++++++++++++++++ >> 1 file changed, 60 insertions(+) >> >> diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> index 734438113bba..6113def66a08 100644 >> --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi >> @@ -19,6 +19,10 @@ >> >> chosen: chosen { }; >> >> + aliases { >> + mmc0 = &sdhc_1; /*SDC1 eMMC slot*/ >> + }; >> + >> cpus { >> #address-cells = <2>; >> #size-cells = <0>; >> @@ -842,6 +846,62 @@ >> #hwlock-cells = <1>; >> }; >> >> + sdhc_1: mmc@8804000 { >> + compatible = "qcom,qdu1000-sdhci", "qcom,sdhci-msm-v5"; >> + reg = <0x0 0x08804000 0x0 0x1000>, >> + <0x0 0x08805000 0x0 0x1000>; >> + > confusing newline Will remove it in the next patch set. >> + reg-names = "hc", "cqhci"; >> + >> + interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, >> + <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; >> + interrupt-names = "hc_irq", "pwr_irq"; >> + >> + clocks = <&gcc GCC_SDCC5_AHB_CLK>, >> + <&gcc GCC_SDCC5_APPS_CLK>, > SDCC>5<? These names are used in accordance with the clock hardware. > >> + <&rpmhcc RPMH_CXO_CLK>; >> + clock-names = "iface", "core", "xo"; > Please keep one per line Noted. > >> + >> + /* Add dt entry for gcc hw reset */ >> + resets = <&gcc GCC_SDCC5_BCR>; > 5? Reason same as above. > >> + >> + interconnects = <&system_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>, >> + <&gem_noc MASTER_APPSS_PROC 0 &system_noc SLAVE_SDCC_2 0>; >> + interconnect-names = "sdhc-ddr", "cpu-sdhc"; >> + power-domains = <&rpmhpd QDU1000_CX>; >> + operating-points-v2 = <&sdhc1_opp_table>; >> + >> + iommus = <&apps_smmu 0x0080 0x0>; > Please remove the leading zeroes from the stream id Sure, will do so. > > >> + dma-coherent; >> + >> + bus-width = <8>; > > ---- >> + non-removable; >> + supports-cqe; >> + >> + no-sd; >> + no-sdio; >> + >> + mmc-ddr-1_8v; >> + mmc-hs200-1_8v; >> + mmc-hs400-1_8v; >> + mmc-hs400-enhanced-strobe; >> + cap-mmc-hw-reset; > ---- > This bit is board-specific Okay, will move these bits to board specific file. > >> + >> + qcom,dll-config = <0x0007642c>; >> + qcom,ddr-config = <0x80040868>; >> + >> + status = "disabled"; >> + >> + sdhc1_opp_table: opp-table { >> + compatible = "operating-points-v2"; >> + >> + opp-384000000 { >> + opp-hz = /bits/ 64 <384000000>; >> + required-opps = <&rpmhpd_opp_min_svs>; > You added interconnects, but not any opp-peak-kBps / opp-avg-kBps, > presumably mistakengly? > > Also, 384Mhz + min_svs sounds a bit weird? Is that the correct > level for this SoC? Yes, you are right, this is wrong configuration, will correct it in the next patch set. Thanks Komal > > Konrad >> + }; >> + }; >> + }; >> + >> pdc: interrupt-controller@b220000 { >> compatible = "qcom,qdu1000-pdc", "qcom,pdc"; >> reg = <0x0 0xb220000 0x0 0x30000>, <0x0 0x174000f0 0x0 0x64>; >> -- >> 2.17.1 >> ^ permalink raw reply [flat|nested] 16+ messages in thread
* [PATCH 3/4] arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI 2023-05-19 8:51 [PATCH 0/4] arm64: dts: qcom: qdu1000: add SDHCI Komal Bajaj 2023-05-19 8:51 ` [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible Komal Bajaj 2023-05-19 8:51 ` [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node Komal Bajaj @ 2023-05-19 8:51 ` Komal Bajaj 2023-05-19 10:15 ` Bhupesh Sharma 2023-05-19 8:51 ` [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc Komal Bajaj 3 siblings, 1 reply; 16+ messages in thread From: Komal Bajaj @ 2023-05-19 8:51 UTC (permalink / raw) To: Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio, Bhupesh Sharma Cc: Komal Bajaj, linux-mmc, devicetree, linux-kernel, linux-arm-msm Add required pins for SDHCI1, so that the interface can work reliably. Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> --- arch/arm64/boot/dts/qcom/qdu1000.dtsi | 50 +++++++++++++++++++++++++++ 1 file changed, 50 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi index 6113def66a08..556942bfca5d 100644 --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi @@ -1160,6 +1160,56 @@ pins = "gpio31"; function = "gpio"; }; + + sdc1_on_state: sdc1-on-state { + clk-pins { + pins = "sdc1_clk"; + drive-strength = <16>; + bias-disable; + }; + + cmd-pins { + pins = "sdc1_cmd"; + drive-strength = <10>; + bias-pull-up; + }; + + data-pins { + pins = "sdc1_data"; + drive-strength = <10>; + bias-pull-up; + }; + + rclk-pins { + pins = "sdc1_rclk"; + bias-pull-down; + }; + }; + + sdc1_off_state: sdc1-off-state { + clk-pins { + pins = "sdc1_clk"; + drive-strength = <2>; + bias-disable; + }; + + cmd-pins { + pins = "sdc1_cmd"; + drive-strength = <2>; + bias-pull-up; + }; + + data-pins { + pins = "sdc1_data"; + drive-strength = <2>; + bias-pull-up; + }; + + rclk-pins { + pins = "sdc1_rclk"; + bias-pull-down; + }; + }; }; apps_smmu: iommu@15000000 { -- 2.17.1 ^ permalink raw reply related [flat|nested] 16+ messages in thread
* Re: [PATCH 3/4] arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI 2023-05-19 8:51 ` [PATCH 3/4] arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI Komal Bajaj @ 2023-05-19 10:15 ` Bhupesh Sharma 0 siblings, 0 replies; 16+ messages in thread From: Bhupesh Sharma @ 2023-05-19 10:15 UTC (permalink / raw) To: Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/19/23 2:21 PM, Komal Bajaj wrote: > Add required pins for SDHCI1, so that the interface can work reliably. > > Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> > --- > arch/arm64/boot/dts/qcom/qdu1000.dtsi | 50 +++++++++++++++++++++++++++ > 1 file changed, 50 insertions(+) > > diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi > index 6113def66a08..556942bfca5d 100644 > --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi > +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi > @@ -1160,6 +1160,56 @@ > pins = "gpio31"; > function = "gpio"; > }; > + > + sdc1_on_state: sdc1-on-state { > + clk-pins { > + pins = "sdc1_clk"; > + drive-strength = <16>; > + bias-disable; > + }; > + > + cmd-pins { > + pins = "sdc1_cmd"; > + drive-strength = <10>; > + bias-pull-up; > + }; > + > + data-pins { > + pins = "sdc1_data"; > + drive-strength = <10>; > + bias-pull-up; > + }; > + > + rclk-pins { > + pins = "sdc1_rclk"; > + bias-pull-down; > + }; > + }; > + > + sdc1_off_state: sdc1-off-state { > + clk-pins { > + pins = "sdc1_clk"; > + drive-strength = <2>; > + bias-disable; > + }; > + > + cmd-pins { > + pins = "sdc1_cmd"; > + drive-strength = <2>; > + bias-pull-up; > + }; > + > + data-pins { > + pins = "sdc1_data"; > + drive-strength = <2>; > + bias-pull-up; > + }; > + > + rclk-pins { > + pins = "sdc1_rclk"; > + bias-pull-down; > + }; > + }; > }; > > apps_smmu: iommu@15000000 { > -- > 2.17.1 Reviewed-by: Bhupesh Sharma <bhupesh.sharma@linaro.org> Thanks. ^ permalink raw reply [flat|nested] 16+ messages in thread
* [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc 2023-05-19 8:51 [PATCH 0/4] arm64: dts: qcom: qdu1000: add SDHCI Komal Bajaj ` (2 preceding siblings ...) 2023-05-19 8:51 ` [PATCH 3/4] arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI Komal Bajaj @ 2023-05-19 8:51 ` Komal Bajaj 2023-05-19 10:13 ` Bhupesh Sharma 3 siblings, 1 reply; 16+ messages in thread From: Komal Bajaj @ 2023-05-19 8:51 UTC (permalink / raw) To: Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio, Bhupesh Sharma Cc: Komal Bajaj, linux-mmc, devicetree, linux-kernel, linux-arm-msm Add sdhci node for emmc in qdu1000-idp. Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> --- arch/arm64/boot/dts/qcom/qdu1000-idp.dts | 11 +++++++++++ 1 file changed, 11 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts index 9e9fd4b8023e..b2526e991548 100644 --- a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts +++ b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts @@ -451,3 +451,14 @@ &uart7 { status = "okay"; }; + +&sdhc_1 { + status = "okay"; + + pinctrl-0 = <&sdc1_on_state>; + pinctrl-1 = <&sdc1_off_state>; + pinctrl-names = "default", "sleep"; + + vmmc-supply = <&vreg_l10a_2p95>; + vqmmc-supply = <&vreg_l7a_1p8>; +}; -- 2.17.1 ^ permalink raw reply related [flat|nested] 16+ messages in thread
* Re: [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc 2023-05-19 8:51 ` [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc Komal Bajaj @ 2023-05-19 10:13 ` Bhupesh Sharma 2023-05-20 11:24 ` Konrad Dybcio 0 siblings, 1 reply; 16+ messages in thread From: Bhupesh Sharma @ 2023-05-19 10:13 UTC (permalink / raw) To: Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson, Konrad Dybcio Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/19/23 2:21 PM, Komal Bajaj wrote: > Add sdhci node for emmc in qdu1000-idp. > > Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> > --- > arch/arm64/boot/dts/qcom/qdu1000-idp.dts | 11 +++++++++++ > 1 file changed, 11 insertions(+) > > diff --git a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts > index 9e9fd4b8023e..b2526e991548 100644 > --- a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts > +++ b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts > @@ -451,3 +451,14 @@ > &uart7 { > status = "okay"; > }; > + > +&sdhc_1 { > + status = "okay"; > + > + pinctrl-0 = <&sdc1_on_state>; > + pinctrl-1 = <&sdc1_off_state>; > + pinctrl-names = "default", "sleep"; > + > + vmmc-supply = <&vreg_l10a_2p95>; > + vqmmc-supply = <&vreg_l7a_1p8>; > +}; Again, please follow alphabetical order for adding new node entries. Also, we have been placing 'status = .. ' entry at the end for new .dts (or .dts entry), but if that is the format used across this board dts I am ok with the same. Thanks, Bhupesh ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc 2023-05-19 10:13 ` Bhupesh Sharma @ 2023-05-20 11:24 ` Konrad Dybcio 2023-05-22 6:31 ` Komal Bajaj 0 siblings, 1 reply; 16+ messages in thread From: Konrad Dybcio @ 2023-05-20 11:24 UTC (permalink / raw) To: Bhupesh Sharma, Komal Bajaj, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 19.05.2023 12:13, Bhupesh Sharma wrote: > > On 5/19/23 2:21 PM, Komal Bajaj wrote: >> Add sdhci node for emmc in qdu1000-idp. >> >> Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> >> --- >> arch/arm64/boot/dts/qcom/qdu1000-idp.dts | 11 +++++++++++ >> 1 file changed, 11 insertions(+) >> >> diff --git a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts >> index 9e9fd4b8023e..b2526e991548 100644 >> --- a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts >> +++ b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts >> @@ -451,3 +451,14 @@ >> &uart7 { >> status = "okay"; >> }; >> + >> +&sdhc_1 { >> + status = "okay"; >> + >> + pinctrl-0 = <&sdc1_on_state>; >> + pinctrl-1 = <&sdc1_off_state>; >> + pinctrl-names = "default", "sleep"; >> + >> + vmmc-supply = <&vreg_l10a_2p95>; >> + vqmmc-supply = <&vreg_l7a_1p8>; >> +}; > > Again, please follow alphabetical order for adding new node entries. > > Also, we have been placing 'status = .. ' entry at the end for new .dts (or .dts entry), but if that is the format used across this board dts > I am ok with the same. Komal, since you're already touching this file, would you mind making a separate commit moving status last for all nodes? Konrad > > Thanks, > Bhupesh ^ permalink raw reply [flat|nested] 16+ messages in thread
* Re: [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc 2023-05-20 11:24 ` Konrad Dybcio @ 2023-05-22 6:31 ` Komal Bajaj 0 siblings, 0 replies; 16+ messages in thread From: Komal Bajaj @ 2023-05-22 6:31 UTC (permalink / raw) To: Konrad Dybcio, Bhupesh Sharma, Ulf Hansson, Rob Herring, Krzysztof Kozlowski, Conor Dooley, Andy Gross, Bjorn Andersson Cc: linux-mmc, devicetree, linux-kernel, linux-arm-msm On 5/20/2023 4:54 PM, Konrad Dybcio wrote: > > On 19.05.2023 12:13, Bhupesh Sharma wrote: >> On 5/19/23 2:21 PM, Komal Bajaj wrote: >>> Add sdhci node for emmc in qdu1000-idp. >>> >>> Signed-off-by: Komal Bajaj <quic_kbajaj@quicinc.com> >>> --- >>> arch/arm64/boot/dts/qcom/qdu1000-idp.dts | 11 +++++++++++ >>> 1 file changed, 11 insertions(+) >>> >>> diff --git a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts >>> index 9e9fd4b8023e..b2526e991548 100644 >>> --- a/arch/arm64/boot/dts/qcom/qdu1000-idp.dts >>> +++ b/arch/arm64/boot/dts/qcom/qdu1000-idp.dts >>> @@ -451,3 +451,14 @@ >>> &uart7 { >>> status = "okay"; >>> }; >>> + >>> +&sdhc_1 { >>> + status = "okay"; >>> + >>> + pinctrl-0 = <&sdc1_on_state>; >>> + pinctrl-1 = <&sdc1_off_state>; >>> + pinctrl-names = "default", "sleep"; >>> + >>> + vmmc-supply = <&vreg_l10a_2p95>; >>> + vqmmc-supply = <&vreg_l7a_1p8>; >>> +}; >> Again, please follow alphabetical order for adding new node entries. Noted. >> >> Also, we have been placing 'status = .. ' entry at the end for new .dts (or .dts entry), but if that is the format used across this board dts >> I am ok with the same. Sure, will move status to end. > Komal, > > since you're already touching this file, would you mind making a > separate commit moving status last for all nodes? Hi Konrad, I don't notice any other nodes whose state is maintained at the beginning of the node. Thanks Komal > > Konrad >> Thanks, >> Bhupesh ^ permalink raw reply [flat|nested] 16+ messages in thread
end of thread, other threads:[~2023-05-22 7:06 UTC | newest] Thread overview: 16+ messages (download: mbox.gz follow: Atom feed -- links below jump to the message on this page -- 2023-05-19 8:51 [PATCH 0/4] arm64: dts: qcom: qdu1000: add SDHCI Komal Bajaj 2023-05-19 8:51 ` [PATCH 1/4] dt-bindings: mmc: sdhci-msm: Document the QDU1000/QRU1000 compatible Komal Bajaj 2023-05-19 10:07 ` Bhupesh Sharma 2023-05-19 11:39 ` Komal Bajaj 2023-05-19 15:56 ` Conor Dooley 2023-05-19 8:51 ` [PATCH 2/4] arm: dts: qcom: qdu1000: Add SDHCI node Komal Bajaj 2023-05-19 10:05 ` Bhupesh Sharma 2023-05-19 11:55 ` Komal Bajaj 2023-05-20 11:23 ` Konrad Dybcio 2023-05-22 7:02 ` Komal Bajaj 2023-05-19 8:51 ` [PATCH 3/4] arm64: dts: qcom: qdu1000: Add SDHCI1 pin configuration to DTSI Komal Bajaj 2023-05-19 10:15 ` Bhupesh Sharma 2023-05-19 8:51 ` [PATCH 4/4] arm64: dts: qcom: qdu1000-idp: add SDHCI for emmc Komal Bajaj 2023-05-19 10:13 ` Bhupesh Sharma 2023-05-20 11:24 ` Konrad Dybcio 2023-05-22 6:31 ` Komal Bajaj
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox; as well as URLs for NNTP newsgroup(s).