From: Rob Herring <robherring2-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
To: Shawn Guo <shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
Cc: nicolas.pitre-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org,
devicetree-discuss-uLR06cmDAlY/bJ5BZ2RsiQ@public.gmane.org,
linaro-dev-cunTk1MwBs8s++Sfvej+rw@public.gmane.org
Subject: Re: [PATCH 2/7] arm/dt: add pad configurations for mx51 babbage
Date: Mon, 14 Mar 2011 10:20:16 -0500 [thread overview]
Message-ID: <4D7E3230.6040505@gmail.com> (raw)
In-Reply-To: <1300112759-3495-3-git-send-email-shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
Shawn,
On 03/14/2011 09:25 AM, Shawn Guo wrote:
> The pad configuration is something common between dt and non-dt
> kernel, so it can be copied from non-dt code directly.
>
> Signed-off-by: Shawn Guo<shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
> ---
> arch/arm/mach-mx5/board-dt.c | 94 ++++++++++++++++++++++++++++++++++++++++++
> 1 files changed, 94 insertions(+), 0 deletions(-)
>
> diff --git a/arch/arm/mach-mx5/board-dt.c b/arch/arm/mach-mx5/board-dt.c
> index 45d1e37..4850251 100644
> --- a/arch/arm/mach-mx5/board-dt.c
> +++ b/arch/arm/mach-mx5/board-dt.c
> @@ -31,6 +31,97 @@
>
> #include "devices.h"
>
> +static iomux_v3_cfg_t mx51babbage_pads[] = {
> + /* UART1 */
> + MX51_PAD_UART1_RXD__UART1_RXD,
> + MX51_PAD_UART1_TXD__UART1_TXD,
> + MX51_PAD_UART1_RTS__UART1_RTS,
> + MX51_PAD_UART1_CTS__UART1_CTS,
> +
> + /* UART2 */
> + MX51_PAD_UART2_RXD__UART2_RXD,
> + MX51_PAD_UART2_TXD__UART2_TXD,
> +
> + /* UART3 */
> + MX51_PAD_EIM_D25__UART3_RXD,
> + MX51_PAD_EIM_D26__UART3_TXD,
> + MX51_PAD_EIM_D27__UART3_RTS,
> + MX51_PAD_EIM_D24__UART3_CTS,
> +
> + /* I2C1 */
> + MX51_PAD_EIM_D16__I2C1_SDA,
> + MX51_PAD_EIM_D19__I2C1_SCL,
> +
> + /* I2C2 */
> + MX51_PAD_KEY_COL4__I2C2_SCL,
> + MX51_PAD_KEY_COL5__I2C2_SDA,
> +
> + /* HSI2C */
> + MX51_PAD_I2C1_CLK__I2C1_CLK,
> + MX51_PAD_I2C1_DAT__I2C1_DAT,
> +
> + /* USB HOST1 */
> + MX51_PAD_USBH1_CLK__USBH1_CLK,
> + MX51_PAD_USBH1_DIR__USBH1_DIR,
> + MX51_PAD_USBH1_NXT__USBH1_NXT,
> + MX51_PAD_USBH1_DATA0__USBH1_DATA0,
> + MX51_PAD_USBH1_DATA1__USBH1_DATA1,
> + MX51_PAD_USBH1_DATA2__USBH1_DATA2,
> + MX51_PAD_USBH1_DATA3__USBH1_DATA3,
> + MX51_PAD_USBH1_DATA4__USBH1_DATA4,
> + MX51_PAD_USBH1_DATA5__USBH1_DATA5,
> + MX51_PAD_USBH1_DATA6__USBH1_DATA6,
> + MX51_PAD_USBH1_DATA7__USBH1_DATA7,
> +
> + /* USB HUB reset line*/
> + MX51_PAD_GPIO1_7__GPIO1_7,
> +
> + /* FEC */
> + MX51_PAD_EIM_EB2__FEC_MDIO,
> + MX51_PAD_EIM_EB3__FEC_RDATA1,
> + MX51_PAD_EIM_CS2__FEC_RDATA2,
> + MX51_PAD_EIM_CS3__FEC_RDATA3,
> + MX51_PAD_EIM_CS4__FEC_RX_ER,
> + MX51_PAD_EIM_CS5__FEC_CRS,
> + MX51_PAD_NANDF_RB2__FEC_COL,
> + MX51_PAD_NANDF_RB3__FEC_RX_CLK,
> + MX51_PAD_NANDF_D9__FEC_RDATA0,
> + MX51_PAD_NANDF_D8__FEC_TDATA0,
> + MX51_PAD_NANDF_CS2__FEC_TX_ER,
> + MX51_PAD_NANDF_CS3__FEC_MDC,
> + MX51_PAD_NANDF_CS4__FEC_TDATA1,
> + MX51_PAD_NANDF_CS5__FEC_TDATA2,
> + MX51_PAD_NANDF_CS6__FEC_TDATA3,
> + MX51_PAD_NANDF_CS7__FEC_TX_EN,
> + MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
> +
> + /* FEC PHY reset line */
> + MX51_PAD_EIM_A20__GPIO2_14,
> +
> + /* SD 1 */
> + MX51_PAD_SD1_CMD__SD1_CMD,
> + MX51_PAD_SD1_CLK__SD1_CLK,
> + MX51_PAD_SD1_DATA0__SD1_DATA0,
> + MX51_PAD_SD1_DATA1__SD1_DATA1,
> + MX51_PAD_SD1_DATA2__SD1_DATA2,
> + MX51_PAD_SD1_DATA3__SD1_DATA3,
> +
> + /* SD 2 */
> + MX51_PAD_SD2_CMD__SD2_CMD,
> + MX51_PAD_SD2_CLK__SD2_CLK,
> + MX51_PAD_SD2_DATA0__SD2_DATA0,
> + MX51_PAD_SD2_DATA1__SD2_DATA1,
> + MX51_PAD_SD2_DATA2__SD2_DATA2,
> + MX51_PAD_SD2_DATA3__SD2_DATA3,
> +
> + /* eCSPI1 */
> + MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
> + MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
> + MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
> + MX51_PAD_CSPI1_SS0__GPIO4_24,
> + MX51_PAD_CSPI1_SS1__GPIO4_25,
> +};
This data already exists, so you should not duplicate it here.
Iomux setup is a good candidate for a DT binding as it is just data, but
I never came up with a good solution that was not bloated with a 32-bit
value for every setting of each pin.
Rob
next prev parent reply other threads:[~2011-03-14 15:20 UTC|newest]
Thread overview: 24+ messages / expand[flat|nested] mbox.gz Atom feed top
2011-03-14 14:25 [PATCH 0/7] support sdhci-esdhc-imx as an OF device Shawn Guo
[not found] ` <1300112759-3495-1-git-send-email-shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
2011-03-14 14:25 ` [PATCH 1/7] mx51 enchance the sd/mmc HW timing compatibility on mx51 boards Shawn Guo
2011-03-14 14:25 ` [PATCH 2/7] arm/dt: add pad configurations for mx51 babbage Shawn Guo
[not found] ` <1300112759-3495-3-git-send-email-shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
2011-03-14 15:20 ` Rob Herring [this message]
[not found] ` <4D7E3230.6040505-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2011-03-14 15:53 ` Shawn Guo
[not found] ` <20110314155313.GC3674-rvtDTF3kK1ictlrPMvKcciBecyulp+rMXqFh9Ls21Oc@public.gmane.org>
2011-03-15 0:57 ` Shawn Guo
2011-03-15 7:57 ` Grant Likely
2011-03-14 14:25 ` [PATCH 3/7] mmc: make the reference to sdhci_tegra_dt_pdata conditional Shawn Guo
[not found] ` <1300112759-3495-4-git-send-email-shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
2011-03-15 7:58 ` Grant Likely
[not found] ` <20110315075859.GL23050-MrY2KI0G/OVr83L8+7iqerDks+cytr/Z@public.gmane.org>
2011-03-17 19:59 ` Grant Likely
[not found] ` <AANLkTi=umf9nDpExLEBgJEMgUP-CJUUEbAQrQfdBw7Fd-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2011-03-18 1:22 ` Shawn Guo
[not found] ` <20110318012202.GA26951-+NayF8gZjK2ctlrPMvKcciBecyulp+rMXqFh9Ls21Oc@public.gmane.org>
2011-03-18 4:58 ` Grant Likely
2011-03-14 14:25 ` [PATCH 4/7] mmc: consolidate sdhci_pltfm_data and sdhci_of_data into one Shawn Guo
[not found] ` <1300112759-3495-5-git-send-email-shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
2011-03-15 19:55 ` Grant Likely
[not found] ` <20110315195513.GA20845-MrY2KI0G/OVr83L8+7iqerDks+cytr/Z@public.gmane.org>
2011-03-17 6:33 ` Shawn Guo
2011-03-17 20:29 ` Grant Likely
2011-03-14 14:25 ` [PATCH 5/7] mmc: support sdhci-esdhc-imx as an OF device Shawn Guo
[not found] ` <1300112759-3495-6-git-send-email-shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org>
2011-03-15 19:59 ` Grant Likely
[not found] ` <20110315195926.GB20845-MrY2KI0G/OVr83L8+7iqerDks+cytr/Z@public.gmane.org>
2011-03-16 14:39 ` Shawn Guo
2011-03-17 20:22 ` Grant Likely
2011-03-17 20:42 ` Rob Herring
2011-03-14 14:25 ` [PATCH 6/7] arm/dts: babbage: add device nodes for esdhc Shawn Guo
2011-03-14 14:25 ` [PATCH 7/7] dt: update fsl-esdhc bindings for imx esdhc OF support Shawn Guo
2011-03-14 15:46 ` [PATCH 0/7] support sdhci-esdhc-imx as an OF device Shawn Guo
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=4D7E3230.6040505@gmail.com \
--to=robherring2-re5jqeeqqe8avxtiumwx3w@public.gmane.org \
--cc=devicetree-discuss-uLR06cmDAlY/bJ5BZ2RsiQ@public.gmane.org \
--cc=linaro-dev-cunTk1MwBs8s++Sfvej+rw@public.gmane.org \
--cc=nicolas.pitre-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org \
--cc=shawn.guo-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).