From mboxrd@z Thu Jan 1 00:00:00 1970 From: Tero Kristo Subject: Re: [PATCH v2 07/18] ARM: dts: DRA7: Change the parent of apll_pcie_in_clk_mux to dpll_pcie_ref_m2ldo_ck Date: Thu, 19 Jun 2014 14:12:52 +0300 Message-ID: <53A2C5B4.9080300@ti.com> References: <1401345500-20188-1-git-send-email-kishon@ti.com> <1401345500-20188-8-git-send-email-kishon@ti.com> Mime-Version: 1.0 Content-Type: text/plain; charset="ISO-8859-1"; format=flowed Content-Transfer-Encoding: 7bit Return-path: In-Reply-To: <1401345500-20188-8-git-send-email-kishon@ti.com> Sender: linux-doc-owner@vger.kernel.org To: Kishon Vijay Abraham I , devicetree@vger.kernel.org, linux-doc@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-omap@vger.kernel.org, linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org Cc: arnd@arndb.de, tony@atomide.com, jg1.han@samsung.com, Keerthy , Rajendra Nayak , Paul Walmsley List-Id: devicetree@vger.kernel.org On 05/29/2014 09:38 AM, Kishon Vijay Abraham I wrote: > From: Keerthy > > Change the parent of apll_pcie_in_clk_mux to dpll_pcie_ref_m2ldo_ck > from dpll_pcie_ref_ck. Why? Needs a better changelog also. -Tero > > Cc: Rajendra Nayak > Cc: Tero Kristo > Cc: Paul Walmsley > Signed-off-by: Keerthy > Signed-off-by: Kishon Vijay Abraham I > --- > arch/arm/boot/dts/dra7xx-clocks.dtsi | 2 +- > 1 file changed, 1 insertion(+), 1 deletion(-) > > diff --git a/arch/arm/boot/dts/dra7xx-clocks.dtsi b/arch/arm/boot/dts/dra7xx-clocks.dtsi > index 55e95c5..44993ec 100644 > --- a/arch/arm/boot/dts/dra7xx-clocks.dtsi > +++ b/arch/arm/boot/dts/dra7xx-clocks.dtsi > @@ -1152,7 +1152,7 @@ > > apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 { > compatible = "ti,mux-clock"; > - clocks = <&dpll_pcie_ref_ck>, <&pciesref_acs_clk_ck>; > + clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>; > #clock-cells = <0>; > reg = <0x021c 0x4>; > ti,bit-shift = <7>; >