* Re: [PATCH V2 2/2] mtd: spi-nor: Bindings for Cadence Quad SPI Flash Controller driver. [not found] ` <1420564094-1086-2-git-send-email-grmoore-yzvPICuk2ABMcg4IHK0kFoH6Mc4MB0Vx@public.gmane.org> @ 2015-01-07 13:17 ` Ezequiel Garcia 2015-01-08 22:30 ` Rob Herring 0 siblings, 1 reply; 3+ messages in thread From: Ezequiel Garcia @ 2015-01-07 13:17 UTC (permalink / raw) To: Graham Moore, linux-mtd-IAPFreCvJWM7uuMidbF8XUB+6BGkLq7r Cc: David Woodhouse, Brian Norris, linux-kernel-u79uwXL29TY76Z2rM5mHXA, Alan Tull, Dinh Nguyen, Yves Vandervennet, devicetree-u79uwXL29TY76Z2rM5mHXA@public.gmane.org, Rob Herring, Mark Rutland, Ian Campbell, Kumar Gala (CCing DT mailing list and DT binding maintainers) On 01/06/2015 02:08 PM, Graham Moore wrote: > Signed-off-by: Graham Moore <grmoore-yzvPICuk2ABMcg4IHK0kFoH6Mc4MB0Vx@public.gmane.org> > --- > .../devicetree/bindings/mtd/cadence_quadspi.txt | 50 ++++++++++++++++++++ > 1 file changed, 50 insertions(+) > create mode 100644 Documentation/devicetree/bindings/mtd/cadence_quadspi.txt > > diff --git a/Documentation/devicetree/bindings/mtd/cadence_quadspi.txt b/Documentation/devicetree/bindings/mtd/cadence_quadspi.txt > new file mode 100644 > index 0000000..3a8ea1c > --- /dev/null > +++ b/Documentation/devicetree/bindings/mtd/cadence_quadspi.txt > @@ -0,0 +1,50 @@ > +* Cadence Quad SPI controller > + > +Required properties: > +- compatible : Should be "cdns,qspi-nor". > +- reg : Contains two entries, each of which is a tuple consisting of a > + physical address and length. The first entry is the address and > + length of the controller register set. The second entry is the > + address and length of the QSPI Controller data area. > +- interrupts : Unit interrupt specifier for the controller interrupt. > +- clocks : phandle to the Quad SPI clock. > +- ext-decoder : Value of 0 means no external chipselect decoder is > + connected, 1 means there is an external chipselect decoder connected. As I already said in the driver patch, I think this property should be boolean and have a vendor prefix. > +- fifo-depth : Size of the data FIFO in words. This one looks generic enough to leave it as it is, without any vendor prefix. > +- bus-num : Number of the SPI bus to which the controller is connected. > + I think you forgot to remove bus-num here. > +Optional subnodes: > +Subnodes of the Cadence Quad SPI controller are spi slave nodes with additional > +custom properties: > +- cdns,page-size : Size, in bytes, of the device's write page > +- cdns,block-size : Size of the device's erase block > +- cdns,read-delay : Selay for read capture logic, in clock cycles > +- cdns,tshsl-ns : Delay in master reference clocks for the length that the master mode chip select outputs are de-asserted between transactions. > +- cdns,tsd2d-ns : Delay in master reference clocks between one chip select being de-activated and the activation of another. > +- cdns,tchsh-ns : Delay in master reference clocks between last bit of current transaction and deasserting the device chip select (qspi_n_ss_out). > +- cdns,tslch-ns : Delay in master reference clocks between setting qspi_n_ss_out low and first bit transfer. > + > +Example: > + > + qspi: spi@ff705000 { > + compatible = "cdns,qspi-nor"; > + #address-cells = <1>; > + #size-cells = <0>; > + reg = <0xff705000 0x1000>, > + <0xffa00000 0x1000>; > + interrupts = <0 151 4>; > + clocks = <&qspi_clk>; > + ext-decoder = <0>; > + fifo-depth = <128>; > + > + flash0: n25q00@0 { > + ... > + cdns,page-size = <256>; > + cdns,block-size = <16>; > + cdns,read-delay = <4>; > + cdns,tshsl-ns = <50>; > + cdns,tsd2d-ns = <50>; > + cdns,tchsh-ns = <4>; > + cdns,tslch-ns = <4>; > + } > + } > -- Ezequiel Garcia, VanguardiaSur www.vanguardiasur.com.ar -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo-u79uwXL29TY76Z2rM5mHXA@public.gmane.org More majordomo info at http://vger.kernel.org/majordomo-info.html ^ permalink raw reply [flat|nested] 3+ messages in thread
* Re: [PATCH V2 2/2] mtd: spi-nor: Bindings for Cadence Quad SPI Flash Controller driver. 2015-01-07 13:17 ` [PATCH V2 2/2] mtd: spi-nor: Bindings for Cadence Quad SPI Flash Controller driver Ezequiel Garcia @ 2015-01-08 22:30 ` Rob Herring 2015-01-12 19:09 ` Graham Moore 0 siblings, 1 reply; 3+ messages in thread From: Rob Herring @ 2015-01-08 22:30 UTC (permalink / raw) To: Ezequiel Garcia Cc: Graham Moore, linux-mtd@lists.infradead.org, David Woodhouse, Brian Norris, linux-kernel@vger.kernel.org, Alan Tull, Dinh Nguyen, Yves Vandervennet, devicetree@vger.kernel.org, Rob Herring, Mark Rutland, Ian Campbell, Kumar Gala On Wed, Jan 7, 2015 at 7:17 AM, Ezequiel Garcia <ezequiel@vanguardiasur.com.ar> wrote: > (CCing DT mailing list and DT binding maintainers) > > On 01/06/2015 02:08 PM, Graham Moore wrote: >> Signed-off-by: Graham Moore <grmoore@opensource.altera.com> >> --- >> .../devicetree/bindings/mtd/cadence_quadspi.txt | 50 ++++++++++++++++++++ >> 1 file changed, 50 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/mtd/cadence_quadspi.txt >> >> diff --git a/Documentation/devicetree/bindings/mtd/cadence_quadspi.txt b/Documentation/devicetree/bindings/mtd/cadence_quadspi.txt >> new file mode 100644 >> index 0000000..3a8ea1c >> --- /dev/null >> +++ b/Documentation/devicetree/bindings/mtd/cadence_quadspi.txt >> @@ -0,0 +1,50 @@ >> +* Cadence Quad SPI controller >> + >> +Required properties: >> +- compatible : Should be "cdns,qspi-nor". This controller only works with flash devices and is different than this one:? Documentation/devicetree/bindings/spi/spi-cadence.txt >> +- reg : Contains two entries, each of which is a tuple consisting of a >> + physical address and length. The first entry is the address and >> + length of the controller register set. The second entry is the >> + address and length of the QSPI Controller data area. >> +- interrupts : Unit interrupt specifier for the controller interrupt. >> +- clocks : phandle to the Quad SPI clock. >> +- ext-decoder : Value of 0 means no external chipselect decoder is >> + connected, 1 means there is an external chipselect decoder connected. > > As I already said in the driver patch, I think this property should be > boolean and have a vendor prefix. The above binding already uses "is-decoded-cs". Let's not invent something new. >> +- fifo-depth : Size of the data FIFO in words. > > This one looks generic enough to leave it as it is, without any vendor > prefix. All sorts of properties with fifo in them... Nothing is particularly dominate, so this is fine. >> +- bus-num : Number of the SPI bus to which the controller is connected. >> + > > I think you forgot to remove bus-num here. > >> +Optional subnodes: >> +Subnodes of the Cadence Quad SPI controller are spi slave nodes with additional >> +custom properties: >> +- cdns,page-size : Size, in bytes, of the device's write page >> +- cdns,block-size : Size of the device's erase block >> +- cdns,read-delay : Selay for read capture logic, in clock cycles s/Selay/Delay/ >> +- cdns,tshsl-ns : Delay in master reference clocks for the length that the master mode chip select outputs are de-asserted between transactions. >> +- cdns,tsd2d-ns : Delay in master reference clocks between one chip select being de-activated and the activation of another. >> +- cdns,tchsh-ns : Delay in master reference clocks between last bit of current transaction and deasserting the device chip select (qspi_n_ss_out). >> +- cdns,tslch-ns : Delay in master reference clocks between setting qspi_n_ss_out low and first bit transfer. Aren't these properties probeable at all? We really should have standard bindings for this. It seems spi NOR flash devices have gone somewhat undocumented, but it is not hard to find examples already in use. Is it master reference clocks or nanoseconds for the units? Rob >> + >> +Example: >> + >> + qspi: spi@ff705000 { >> + compatible = "cdns,qspi-nor"; >> + #address-cells = <1>; >> + #size-cells = <0>; >> + reg = <0xff705000 0x1000>, >> + <0xffa00000 0x1000>; >> + interrupts = <0 151 4>; >> + clocks = <&qspi_clk>; >> + ext-decoder = <0>; >> + fifo-depth = <128>; >> + >> + flash0: n25q00@0 { >> + ... >> + cdns,page-size = <256>; >> + cdns,block-size = <16>; >> + cdns,read-delay = <4>; >> + cdns,tshsl-ns = <50>; >> + cdns,tsd2d-ns = <50>; >> + cdns,tchsh-ns = <4>; >> + cdns,tslch-ns = <4>; >> + } >> + } >> > > -- > Ezequiel Garcia, VanguardiaSur > www.vanguardiasur.com.ar ^ permalink raw reply [flat|nested] 3+ messages in thread
* Re: [PATCH V2 2/2] mtd: spi-nor: Bindings for Cadence Quad SPI Flash Controller driver. 2015-01-08 22:30 ` Rob Herring @ 2015-01-12 19:09 ` Graham Moore 0 siblings, 0 replies; 3+ messages in thread From: Graham Moore @ 2015-01-12 19:09 UTC (permalink / raw) To: Rob Herring Cc: Ezequiel Garcia, linux-mtd@lists.infradead.org, David Woodhouse, Brian Norris, linux-kernel@vger.kernel.org, Alan Tull, Dinh Nguyen, Yves Vandervennet, devicetree@vger.kernel.org, Rob Herring, Mark Rutland, Ian Campbell, Kumar Gala On 01/08/2015 04:30 PM, Rob Herring wrote: > > This controller only works with flash devices and is different than this one:? > > Documentation/devicetree/bindings/spi/spi-cadence.txt > Yes, it is a different controller and is for flash only. The docs call it the "QSPI Flash Controller". ... > > The above binding already uses "is-decoded-cs". Let's not invent something new. > OK. ... > >>> +- cdns,tshsl-ns : Delay in master reference clocks for the length that the master mode chip select outputs are de-asserted between transactions. >>> +- cdns,tsd2d-ns : Delay in master reference clocks between one chip select being de-activated and the activation of another. >>> +- cdns,tchsh-ns : Delay in master reference clocks between last bit of current transaction and deasserting the device chip select (qspi_n_ss_out). >>> +- cdns,tslch-ns : Delay in master reference clocks between setting qspi_n_ss_out low and first bit transfer. > > Aren't these properties probeable at all? We really should have > standard bindings for this. It seems spi NOR flash devices have gone > somewhat undocumented, but it is not hard to find examples already in > use. > They are not probeable, afaik. I don't see these values in any probeable info block in the datasheet, only in the AC params table. I can't find an example of these timing parameters, do you have one in mind? > Is it master reference clocks or nanoseconds for the units? Yeah, they are actually nanoseconds in the dts, converted to clocks in the driver. I'll change the docs. ... Thanks, Graham ^ permalink raw reply [flat|nested] 3+ messages in thread
end of thread, other threads:[~2015-01-12 19:09 UTC | newest] Thread overview: 3+ messages (download: mbox.gz follow: Atom feed -- links below jump to the message on this page -- [not found] <1420564094-1086-1-git-send-email-grmoore@opensource.altera.com> [not found] ` <1420564094-1086-2-git-send-email-grmoore@opensource.altera.com> [not found] ` <1420564094-1086-2-git-send-email-grmoore-yzvPICuk2ABMcg4IHK0kFoH6Mc4MB0Vx@public.gmane.org> 2015-01-07 13:17 ` [PATCH V2 2/2] mtd: spi-nor: Bindings for Cadence Quad SPI Flash Controller driver Ezequiel Garcia 2015-01-08 22:30 ` Rob Herring 2015-01-12 19:09 ` Graham Moore
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox; as well as URLs for NNTP newsgroup(s).