devicetree.vger.kernel.org archive mirror
 help / color / mirror / Atom feed
* [RFC 0/4] irqchip, gicv3-its: Workaround for hisilicon 161010801 erratum(bypass SMMU for MSI)
       [not found] ` <588625CB.5060303-hv44wF8Li93QT0dZR+AlfA@public.gmane.org>
@ 2017-01-24 13:40   ` Shameerali Kolothum Thodi
  0 siblings, 0 replies; only message in thread
From: Shameerali Kolothum Thodi @ 2017-01-24 13:40 UTC (permalink / raw)
  To: marc.zyngier-5wv7dgnIgG8, mark.rutland-5wv7dgnIgG8,
	will.deacon-5wv7dgnIgG8
  Cc: linux-kernel-u79uwXL29TY76Z2rM5mHXA,
	linux-arm-kernel-IAPFreCvJWM7uuMidbF8XUB+6BGkLq7r,
	devicetree-u79uwXL29TY76Z2rM5mHXA,
	linuxarm-hv44wF8Li93QT0dZR+AlfA,
	john.garry-hv44wF8Li93QT0dZR+AlfA,
	guohanjun-hv44wF8Li93QT0dZR+AlfA

On certain HiSilicon platforms (Hip05/Hip07) the GIC ITS and
PCIe RC deviates from the standard implementation and this breaks
PCIe MSI functionality when SMMU is enabled.

The HiSilicon erratum 161010801 describes this limitation of certain
HiSilicon platforms to support the SMMU mappings for MSI transactions.
On these platforms GICv3 ITS translator is presented with the deviceID
by extending the MSI payload data to 64 bits to include the deviceID.
Hence, the PCIe controller on this platforms has to differentiate the
MSI payload against other DMA payload and has to modify the MSI payload.
This basically makes it difficult for this platforms to have a SMMU
translation for MSI.

This patch implements a quirk to bypass the SMMU MSI transactions
on these platforms.The quirk is implemented in GICv3 ITS driver.

On top of this, the GICv3 ITS IIDR register is not populated correctly
on these platforms and this makes it difficult to use the existing
IIDR based quirk implementation in the GICv3 ITS driver.
This patch series adds a quirk mechanism based on device tree binding
or ACPI OEM information.

shameer (4):
  irqchip, gicv3-its: Add device tree binding for hisilicon 161010801
    erratum
  irqchip, gicv3-its:Workaround for HiSilicon erratum 161010801
  irqchip, gicv3-its: Introduce ACPI generic quirk framework
  irqchip, gicv3-its: Add HiSilicon acpi based erratum data.

 .../bindings/interrupt-controller/arm,gic-v3.txt   |   6 ++
 arch/arm64/Kconfig                                 |  15 +++
 drivers/irqchip/irq-gic-common.h                   |   1 +
 drivers/irqchip/irq-gic-v3-its.c                   | 117 ++++++++++++++++++++-
 4 files changed, 138 insertions(+), 1 deletion(-)

-- 
1.9.1








--
To unsubscribe from this list: send the line "unsubscribe devicetree" in
the body of a message to majordomo-u79uwXL29TY76Z2rM5mHXA@public.gmane.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html

^ permalink raw reply	[flat|nested] only message in thread

only message in thread, other threads:[~2017-01-24 13:40 UTC | newest]

Thread overview: (only message) (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
     [not found] <588625CB.5060303@huawei.com>
     [not found] ` <588625CB.5060303-hv44wF8Li93QT0dZR+AlfA@public.gmane.org>
2017-01-24 13:40   ` [RFC 0/4] irqchip, gicv3-its: Workaround for hisilicon 161010801 erratum(bypass SMMU for MSI) Shameerali Kolothum Thodi

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).