From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from lindbergh.monkeyblade.net (lindbergh.monkeyblade.net [23.128.96.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 92EBF34184 for ; Tue, 17 Oct 2023 12:13:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=none Received: from gloria.sntech.de (gloria.sntech.de [185.11.138.130]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 5286E118 for ; Tue, 17 Oct 2023 05:13:28 -0700 (PDT) Received: from i53875b5b.versanet.de ([83.135.91.91] helo=diego.localnet) by gloria.sntech.de with esmtpsa (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.94.2) (envelope-from ) id 1qsiwt-000833-4y; Tue, 17 Oct 2023 14:13:23 +0200 From: Heiko =?ISO-8859-1?Q?St=FCbner?= To: "dri-devel@lists.freedesktop.org" , "devicetree@vger.kernel.org" , "linux-arm-kernel@lists.infradead.org" , Ying Liu Cc: "neil.armstrong@linaro.org" , "conor+dt@kernel.org" , "rfoss@kernel.org" , "krzysztof.kozlowski+dt@linaro.org" , "jonas@kwiboo.se" , "shawnguo@kernel.org" , "s.hauer@pengutronix.de" , "jernej.skrabec@gmail.com" , "robh+dt@kernel.org" , "Laurent.pinchart@ideasonboard.com" , "andrzej.hajda@intel.com" , "kernel@pengutronix.de" , dl-linux-imx Subject: Re: [PATCH 5/9] drm/bridge: synopsys: dw-mipi-dsi: Use pixel clock rate to calculate lbcc Date: Tue, 17 Oct 2023 14:13:21 +0200 Message-ID: <5979575.UjTJXf6HLC@diego> In-Reply-To: References: <20230717061831.1826878-1-victor.liu@nxp.com> <1971539.CrzyxZ31qj@diego> Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="iso-8859-1" X-Spam-Status: No, score=-1.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_BLOCKED,SPF_PASS,T_SPF_HELO_TEMPERROR autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on lindbergh.monkeyblade.net Hi, Am Dienstag, 17. Oktober 2023, 12:15:11 CEST schrieb Ying Liu: > On Tuesday, October 17, 2023 2:15 AM, Heiko St=FCbner w= rote: > > Am Montag, 17. Juli 2023, 08:18:27 CEST schrieb Liu Ying: > > > To get better accuration, use pixel clock rate to calculate lbcc inst= ead of > > > lane_mbps since the pixel clock rate is in KHz while lane_mbps is in = MHz. > > > Without this, distorted image can be seen on a HDMI monitor connected > > with > > > i.MX93 11x11 EVK through ADV7535 DSI to HDMI bridge in 1920x1080p@60 > > video > > > mode. > > > > > > Signed-off-by: Liu Ying > > > > looks like I'm late to the party, but this change breaks the display ou= tput > > my px30 minievb with the xinpeng xpp055c272 dsi display [0]. >=20 > Hmm, I asked for a test, but anyway sorry for the breakage. I'm often way behind with looking at drm-related changes, sorry about that. So thanks a lot for taking the time to look into the problem. > The panel driver sets MIPI_DSI_MODE_VIDEO_BURST. > And, it seems that rockchip dsi driver [1] only supports the burst mode, > because it takes 1/0.8 =3D 1.25 faster lane_mbps than "bandwidth of RGB". >=20 > [1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tr= ee/drivers/gpu/drm/rockchip/dw-mipi-dsi-rockchip.c#n568 >=20 > > > > Found this commit via git bisection and added a bit of debug output to > > compare the value differences for the old and new calculation: > > > > [ 34.810722] dw_mipi_dsi_get_hcomponent_lbcc: old lbcc: 810 * 480 * 1= 000 > > / 8 > > [ 34.810749] dw_mipi_dsi_get_hcomponent_lbcc: new lbcc: 810 * 64000 * > > 24 / (4 * 8) > > [ 34.810756] dw_mipi_dsi_get_hcomponent_lbcc: old lbcc: 48600000, new > > lbcc: 38880000 > > [ 34.810762] dw_mipi_dsi_get_hcomponent_lbcc: old lbcc: 10 * 480 * 10= 00 / > > 8 > > [ 34.810767] dw_mipi_dsi_get_hcomponent_lbcc: new lbcc: 10 * 64000 * = 24 > > / (4 * 8) > > [ 34.810773] dw_mipi_dsi_get_hcomponent_lbcc: old lbcc: 600000, new l= bcc: > > 480000 > > [ 34.810778] dw_mipi_dsi_get_hcomponent_lbcc: old lbcc: 40 * 480 * 10= 00 / > > 8 > > [ 34.810783] dw_mipi_dsi_get_hcomponent_lbcc: new lbcc: 40 * 64000 * = 24 > > / (4 * 8) > > [ 34.810789] dw_mipi_dsi_get_hcomponent_lbcc: old lbcc: 2400000, new > > lbcc: 1920000 >=20 > Old lbcc / new lbcc is always 1.25. >=20 > The new lbcc is for non-burst modes(sync pulse/sync event), IIUC. > At least, it works for i.MX93 with the RM67191 panel and ADV7535 in > sync pulse mode. >=20 > > > > With the new lbcc I get a blank dsi panel and just going back to the old > > calculation of lbcc restores the image. > > > > I don't have that much in-depth knowledge about dsi stuff and the origi= nal > > panel times also "just" came from the vendor tree, but I really would l= ike > > to keep that display working ;-) . > > > > Do you have any idea which way to go to fix this? >=20 > Can you please test the below patch for your case? The patch below does fix the display on the device. After applying it I do get a working display again. > --------------------------------------------------------8<---------------= =2D----------------------------------------------------- > --- a/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c > +++ b/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c > @@ -774,13 +774,19 @@ static u32 dw_mipi_dsi_get_hcomponent_lbcc(struct d= w_mipi_dsi *dsi, > u32 frac, lbcc, minimum_lbcc; > int bpp; >=20 > - bpp =3D mipi_dsi_pixel_format_to_bpp(dsi->format); > - if (bpp < 0) { > - dev_err(dsi->dev, "failed to get bpp\n"); > - return 0; > - } > + if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) { > + /* lbcc based on lane_mbps */ > + lbcc =3D hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8; > + } else { > + /* lbcc based on pixel clock */ > + bpp =3D mipi_dsi_pixel_format_to_bpp(dsi->format); > + if (bpp < 0) { > + dev_err(dsi->dev, "failed to get bpp\n"); > + return 0; > + } >=20 > - lbcc =3D div_u64((u64)hcomponent * mode->clock * bpp, dsi->lanes = * 8); > + lbcc =3D div_u64((u64)hcomponent * mode->clock * bpp, dsi= =2D>lanes * 8); > + } >=20 > frac =3D lbcc % mode->clock; > lbcc =3D lbcc / mode->clock; > --------------------------------------------------------8<---------------= =2D----------------------------------------------------- >=20 > It kind of keeps the old lbcc for burst mode, except for the minimum lbcc= check > I introduced. >=20 > It seems that meson supports non-burst modes only and stm supports both > non-burst modes and burst mode. With the patch, I still worry about non-= burst > modes for stm, assuming the minimum lbcc check is ok and everything works > for meson since I guess Neil has already tested the patch set on meson. >=20 > Should we go with the above patch? If yes, I may send it out. In my mind, definitly :-) . But maybe Neil as the other reviewer also wants to chime in. So again thanks for looking into the issue. Heiko > > > > [0] > > https://git.ker/ > > nel.org%2Fpub%2Fscm%2Flinux%2Fkernel%2Fgit%2Ftorvalds%2Flinux.git%2F > > tree%2Farch%2Farm64%2Fboot%2Fdts%2Frockchip%2Fpx30- > > evb.dts%23n138&data=3D05%7C01%7Cvictor.liu%40nxp.com%7C8f712ad41720 > > 4ba7411808dbce73ce63%7C686ea1d3bc2b4c6fa92cd99c5c301635%7C0%7C0 > > %7C638330769044424464%7CUnknown%7CTWFpbGZsb3d8eyJWIjoiMC4wLj > > AwMDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVCI6Mn0%3D%7C3000%7C% > > 7C%7C&sdata=3DeffPCbPOk3GGuO8mR%2FSlcjFJfDUEZmq082simvjkux0%3D&r > > eserved=3D0 > > https://git.ker/ > > nel.org%2Fpub%2Fscm%2Flinux%2Fkernel%2Fgit%2Ftorvalds%2Flinux.git%2F > > tree%2Fdrivers%2Fgpu%2Fdrm%2Fpanel%2Fpanel-xinpeng- > > xpp055c272.c&data=3D05%7C01%7Cvictor.liu%40nxp.com%7C8f712ad417204b > > a7411808dbce73ce63%7C686ea1d3bc2b4c6fa92cd99c5c301635%7C0%7C0%7 > > C638330769044424464%7CUnknown%7CTWFpbGZsb3d8eyJWIjoiMC4wLjAw > > MDAiLCJQIjoiV2luMzIiLCJBTiI6Ik1haWwiLCJXVCI6Mn0%3D%7C3000%7C%7C > > %7C&sdata=3DbAgcLnJpIEQaYZZUI1CnUsgP7rMiNV6wKKg%2Bl8%2FlN40%3D&r > > eserved=3D0 > > > > > --- > > > drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c | 10 +++++++++- > > > 1 file changed, 9 insertions(+), 1 deletion(-) > > > > > > diff --git a/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c > > b/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c > > > index c754d55f71d1..332388fd86da 100644 > > > --- a/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c > > > +++ b/drivers/gpu/drm/bridge/synopsys/dw-mipi-dsi.c > > > @@ -12,6 +12,7 @@ > > > #include > > > #include > > > #include > > > +#include > > > #include > > > #include > > > #include > > > @@ -762,8 +763,15 @@ static u32 > > dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi *dsi, > > > u32 hcomponent) > > > { > > > u32 frac, lbcc; > > > + int bpp; > > > > > > - lbcc =3D hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8; > > > + bpp =3D mipi_dsi_pixel_format_to_bpp(dsi->format); > > > + if (bpp < 0) { > > > + dev_err(dsi->dev, "failed to get bpp\n"); > > > + return 0; > > > + } > > > + > > > + lbcc =3D div_u64((u64)hcomponent * mode->clock * bpp, dsi->lanes * > > 8); > > > > > > >=20 >=20