From: Chanwoo Choi <cwchoi00@gmail.com>
To: Chanho Park <chanho61.park@samsung.com>,
Sylwester Nawrocki <s.nawrocki@samsung.com>,
Tomasz Figa <tomasz.figa@gmail.com>,
Chanwoo Choi <cw00.choi@samsung.com>,
Alim Akhtar <alim.akhtar@samsung.com>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@kernel.org>,
Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>,
Rob Herring <robh+dt@kernel.org>,
Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>
Cc: Sam Protsenko <semen.protsenko@linaro.org>,
linux-clk@vger.kernel.org, devicetree@vger.kernel.org,
linux-samsung-soc@vger.kernel.org
Subject: Re: [PATCH v3 10/12] arm64: dts: exynosautov9: add initial cmu clock nodes
Date: Wed, 4 May 2022 18:47:55 +0900 [thread overview]
Message-ID: <849ce462-d753-4c10-d5b6-55f5c47a6c29@gmail.com> (raw)
In-Reply-To: <20220504075154.58819-11-chanho61.park@samsung.com>
On 22. 5. 4. 16:51, Chanho Park wrote:
> Add cmu_top, cmu_busmc, cmu_core, cmu_fsys and peric0/c1/s clock nodes.
>
> Signed-off-by: Chanho Park <chanho61.park@samsung.com>
> ---
> arch/arm64/boot/dts/exynos/exynosautov9.dtsi | 84 ++++++++++++++++++++
> 1 file changed, 84 insertions(+)
>
> diff --git a/arch/arm64/boot/dts/exynos/exynosautov9.dtsi b/arch/arm64/boot/dts/exynos/exynosautov9.dtsi
> index 807d500d6022..c9cd3774f298 100644
> --- a/arch/arm64/boot/dts/exynos/exynosautov9.dtsi
> +++ b/arch/arm64/boot/dts/exynos/exynosautov9.dtsi
> @@ -6,6 +6,7 @@
> *
> */
>
> +#include <dt-bindings/clock/samsung,exynosautov9.h>
> #include <dt-bindings/interrupt-controller/arm-gic.h>
> #include <dt-bindings/soc/samsung,exynos-usi.h>
>
> @@ -190,6 +191,89 @@ chipid@10000000 {
> reg = <0x10000000 0x24>;
> };
>
> + cmu_peris: clock-controller@10020000 {
> + compatible = "samsung,exynosautov9-cmu-peris";
> + reg = <0x10020000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>,
> + <&cmu_top DOUT_CLKCMU_PERIS_BUS>;
> + clock-names = "oscclk",
> + "dout_clkcmu_peris_bus";
> + };
> +
> + cmu_peric0: clock-controller@10200000 {
> + compatible = "samsung,exynosautov9-cmu-peric0";
> + reg = <0x10200000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>,
> + <&cmu_top DOUT_CLKCMU_PERIC0_BUS>,
> + <&cmu_top DOUT_CLKCMU_PERIC0_IP>;
> + clock-names = "oscclk",
> + "dout_clkcmu_peric0_bus",
> + "dout_clkcmu_peric0_ip";
> + };
> +
> + cmu_peric1: clock-controller@10800000 {
> + compatible = "samsung,exynosautov9-cmu-peric1";
> + reg = <0x10800000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>,
> + <&cmu_top DOUT_CLKCMU_PERIC1_BUS>,
> + <&cmu_top DOUT_CLKCMU_PERIC1_IP>;
> + clock-names = "oscclk",
> + "dout_clkcmu_peric1_bus",
> + "dout_clkcmu_peric1_ip";
> + };
> +
> + cmu_fsys2: clock-controller@17c00000 {
> + compatible = "samsung,exynosautov9-cmu-fsys2";
> + reg = <0x17c00000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>,
> + <&cmu_top DOUT_CLKCMU_FSYS2_BUS>,
> + <&cmu_top DOUT_CLKCMU_FSYS2_UFS_EMBD>,
> + <&cmu_top DOUT_CLKCMU_FSYS2_ETHERNET>;
> + clock-names = "oscclk",
> + "dout_clkcmu_fsys2_bus",
> + "dout_fsys2_clkcmu_ufs_embd",
> + "dout_fsys2_clkcmu_ethernet";
> + };
> +
> + cmu_core: clock-controller@1b030000 {
> + compatible = "samsung,exynosautov9-cmu-core";
> + reg = <0x1b030000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>,
> + <&cmu_top DOUT_CLKCMU_CORE_BUS>;
> + clock-names = "oscclk",
> + "dout_clkcmu_core_bus";
> + };
> +
> + cmu_busmc: clock-controller@1b200000 {
> + compatible = "samsung,exynosautov9-cmu-busmc";
> + reg = <0x1b200000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>,
> + <&cmu_top DOUT_CLKCMU_BUSMC_BUS>;
> + clock-names = "oscclk",
> + "dout_clkcmu_busmc_bus";
> + };
> +
> + cmu_top: clock-controller@1b240000 {
> + compatible = "samsung,exynosautov9-cmu-top";
> + reg = <0x1b240000 0x8000>;
> + #clock-cells = <1>;
> +
> + clocks = <&xtcxo>;
> + clock-names = "oscclk";
> + };
> +
> gic: interrupt-controller@10101000 {
> compatible = "arm,gic-400";
> #interrupt-cells = <3>;
Reviewed-by: Chanwoo Choi <cw00.choi@samsung.com>
--
Best Regards,
Samsung Electronics
Chanwoo Choi
next prev parent reply other threads:[~2022-05-04 9:48 UTC|newest]
Thread overview: 34+ messages / expand[flat|nested] mbox.gz Atom feed top
[not found] <CGME20220504075003epcas2p3f6f002e444cab4e39c025b169cba1b80@epcas2p3.samsung.com>
2022-05-04 7:51 ` [PATCH v3 00/12] initial clock support for exynosauto v9 SoC Chanho Park
[not found] ` <CGME20220504075003epcas2p3708d1853dae290bc42cfacd318767c8d@epcas2p3.samsung.com>
2022-05-04 7:51 ` [PATCH v3 01/12] dt-bindings: clock: add clock binding definitions for Exynos Auto v9 Chanho Park
2022-05-04 13:05 ` Chanwoo Choi
2022-05-04 14:36 ` Krzysztof Kozlowski
2022-05-04 15:11 ` Sylwester Nawrocki
2022-05-05 6:59 ` (subset) " Krzysztof Kozlowski
[not found] ` <CGME20220504075003epcas2p17f37265b522bb0c26dbdd4ebeec92ab9@epcas2p1.samsung.com>
2022-05-04 7:51 ` [PATCH v3 02/12] dt-bindings: clock: add Exynos Auto v9 SoC CMU bindings Chanho Park
2022-05-04 14:33 ` Krzysztof Kozlowski
2022-05-04 17:35 ` Chanwoo Choi
2022-05-05 6:59 ` (subset) " Krzysztof Kozlowski
[not found] ` <CGME20220504075003epcas2p1247f3e4d42e48f9459f80ad7d3e357ca@epcas2p1.samsung.com>
2022-05-04 7:51 ` [PATCH v3 03/12] clk: samsung: add top clock support for Exynos Auto v9 SoC Chanho Park
2022-05-04 14:36 ` Krzysztof Kozlowski
2022-05-04 17:32 ` Chanwoo Choi
[not found] ` <CGME20220504075004epcas2p45eda7f97897fde225da2dee2611c290f@epcas2p4.samsung.com>
2022-05-04 7:51 ` [PATCH v3 04/12] clk: samsung: exynosautov9: add cmu_core clock support Chanho Park
2022-05-04 17:34 ` Chanwoo Choi
[not found] ` <CGME20220504075004epcas2p218759eec1e29313c879eda085e37f0b7@epcas2p2.samsung.com>
2022-05-04 7:51 ` [PATCH v3 05/12] clk: samsung: exynosautov9: add cmu_peris " Chanho Park
2022-05-04 9:43 ` Chanwoo Choi
[not found] ` <CGME20220504075004epcas2p3f08dab53b53f4dfb05e53dd4b7a8d242@epcas2p3.samsung.com>
2022-05-04 7:51 ` [PATCH v3 06/12] clk: samsung: exynosautov9: add cmu_busmc " Chanho Park
2022-05-04 9:45 ` Chanwoo Choi
[not found] ` <CGME20220504075004epcas2p20f2dca86b740d0ff9471f09a90556a34@epcas2p2.samsung.com>
2022-05-04 7:51 ` [PATCH v3 07/12] clk: samsung: exynosautov9: add cmu_fsys2 " Chanho Park
2022-05-04 13:06 ` Chanwoo Choi
[not found] ` <CGME20220504075004epcas2p1ba5f47d4e9abd1eb871eaaf401f35377@epcas2p1.samsung.com>
2022-05-04 7:51 ` [PATCH v3 08/12] clk: samsung: exynosautov9: add cmu_peric0 " Chanho Park
[not found] ` <CGME20220504075004epcas2p3b7508eb948c6e17d3ece429b03540c65@epcas2p3.samsung.com>
2022-05-04 7:51 ` [PATCH v3 09/12] clk: samsung: exynosautov9: add cmu_peric1 " Chanho Park
2022-05-04 17:33 ` Chanwoo Choi
[not found] ` <CGME20220504075004epcas2p44c3c0246988d133a5da1fdfd2f17d0b9@epcas2p4.samsung.com>
2022-05-04 7:51 ` [PATCH v3 10/12] arm64: dts: exynosautov9: add initial cmu clock nodes Chanho Park
2022-05-04 9:47 ` Chanwoo Choi [this message]
2022-05-05 7:08 ` (subset) " Krzysztof Kozlowski
[not found] ` <CGME20220504075004epcas2p2fafaa565e78bfdbbf55c2b4da31743a9@epcas2p2.samsung.com>
2022-05-04 7:51 ` [PATCH v3 11/12] arm64: dts: exynosautov9: switch usi clocks Chanho Park
2022-05-04 9:56 ` Chanwoo Choi
2022-05-05 7:08 ` (subset) " Krzysztof Kozlowski
[not found] ` <CGME20220504075004epcas2p4d082e1aa4b35ec4720ea8ed2308878f5@epcas2p4.samsung.com>
2022-05-04 7:51 ` [PATCH v3 12/12] arm64: dts: exynosautov9: switch ufs clock node Chanho Park
2022-05-04 13:07 ` Chanwoo Choi
2022-05-05 7:08 ` (subset) " Krzysztof Kozlowski
2022-05-10 18:07 ` [PATCH v3 00/12] initial clock support for exynosauto v9 SoC Sylwester Nawrocki
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=849ce462-d753-4c10-d5b6-55f5c47a6c29@gmail.com \
--to=cwchoi00@gmail.com \
--cc=alim.akhtar@samsung.com \
--cc=chanho61.park@samsung.com \
--cc=cw00.choi@samsung.com \
--cc=devicetree@vger.kernel.org \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=krzysztof.kozlowski@linaro.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-samsung-soc@vger.kernel.org \
--cc=mturquette@baylibre.com \
--cc=robh+dt@kernel.org \
--cc=s.nawrocki@samsung.com \
--cc=sboyd@kernel.org \
--cc=semen.protsenko@linaro.org \
--cc=tomasz.figa@gmail.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).