From mboxrd@z Thu Jan 1 00:00:00 1970 From: Arnd Bergmann Subject: Re: [PATCH V9 07/21] csky: MMU and page table management Date: Wed, 17 Oct 2018 17:06:56 +0200 Message-ID: References: <783a90d35138634a1cb899e2c551c96f3b5178af.1539655731.git.ren_guo@c-sky.com> Mime-Version: 1.0 Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: 8BIT Return-path: In-Reply-To: <783a90d35138634a1cb899e2c551c96f3b5178af.1539655731.git.ren_guo@c-sky.com> Sender: linux-kernel-owner@vger.kernel.org To: Guo Ren Cc: Andrew Morton , Daniel Lezcano , David Miller , gregkh , Christoph Hellwig , Marc Zyngier , Mark Rutland , Peter Zijlstra , Rob Herring , Thomas Gleixner , Linux Kernel Mailing List , linux-arch , DTML , Rob Herring , c-sky_gcc_upstream@c-sky.com List-Id: devicetree@vger.kernel.org On Tue, Oct 16, 2018 at 5:01 AM Guo Ren wrote: > > This patch adds files related to memory management and here is our > memory-layout: > > Fixmap : 0xffc02000 – 0xfffff000 (4 MB - 12KB) > Pkmap : 0xff800000 – 0xffc00000 (4 MB) > Vmalloc : 0xf0200000 – 0xff000000 (238 MB) > Lowmem : 0x80000000 – 0xc0000000 (1GB) > > abiv1 CPU (CK610) is VIPT cache and it doesn't support highmem. > abiv2 CPUs are all PIPT cache and they could support highmem. > > Lowmem is directly mapped by msa0 & msa1 reg, and we needn't setup > memory page table for it. > > Link:https://lore.kernel.org/lkml/20180518215548.GH17671@n2100.armlinux.org.uk/ > Signed-off-by: Guo Ren > Cc: Christoph Hellwig > Cc: Arnd Bergmann Reviewed-by: Arnd Bergmann Christoph had all the useful comments on this one, I just checked that I didn't spot anything beyond that. Arnd