From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-wm1-f54.google.com (mail-wm1-f54.google.com [209.85.128.54]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id F242C19C554 for ; Fri, 23 May 2025 07:02:07 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.54 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747983730; cv=none; b=oNpB5mR7NloGtXsjI3vAiyV2Ma4FnJe/mXwmgb5w61anI1CtdaZnMftLMPgHwHgbqwdDfYxeqUPdXjakbdL+eYQloyMHOGkARXfHk/TZOV31QvDC+kmOV6aZx9Y/RXKln2Zicw3JhrzQcN1xF4nWpJnvv8nY+6ZY5/gm5Wvd3u0= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747983730; c=relaxed/simple; bh=c7jysfuRbmmTUAzBorXcjsX2IBCdoM9L94JM9I+9q8Y=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=MgeA8wYTPTnf0iEqSOP7RRNd+xYEnYQJXI0Tj0/i9BP2YPXrueSsUsy8nvreFAuDjfQOtcMGxFGnQRT/o6LekzMLsfKOh/g7e8I0LCVNuOMNPku1fO/qXayvcqfCegbOtgRUSTPq+Sbv9Xb4Oj/8twsli9kB6IJFASjIACm5jFg= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=HHJpvCtl; arc=none smtp.client-ip=209.85.128.54 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="HHJpvCtl" Received: by mail-wm1-f54.google.com with SMTP id 5b1f17b1804b1-44b1ff82597so7780815e9.3 for ; Fri, 23 May 2025 00:02:07 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1747983726; x=1748588526; darn=vger.kernel.org; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:from:to:cc:subject:date:message-id:reply-to; bh=y3chgsoPjsxPJjeKJHvKUZQo0VoemKGDA7Ek6bDVj68=; b=HHJpvCtlXa2x9a/S3RFf0ofBB22Jy+vGXphOTfZ8UE7MdcxZTgulODBAOO24SC+txI xMygkZTxiyRslE9sSZMeq1wS6Gjbuutsr7iWWquu2yksqaAB1mKGdLrsNcmQznPpN9wL qbRTfhwUhapFsmZy/weuOD0HY6lC+2E2QCQuTI4OlkNRU0/pd9Aja5VToHfqQa9l2qbz OWLoXGqQ44K9h8k18zzc3k4/Ot1AOxLEg05i5IusYM2bf+0Pn/cHmZrJQL0NuzRfD98v a+XCPhpknVjB0IEf9Bp9iOhZ6doyAi44+ZY+By4J21/7pqruFVBUobUPQ55/6I9O0/3p zg0A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1747983726; x=1748588526; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:x-gm-message-state:from:to:cc:subject:date :message-id:reply-to; bh=y3chgsoPjsxPJjeKJHvKUZQo0VoemKGDA7Ek6bDVj68=; b=ZoMn3tJ5a2sEDtUlHpTrJCOsyCcYonuM5Lude5rs9o5fa751zxyVpM26dV+VIjR41n kTCSl6huKlt8bJ1Qy+Aan2UVJj3HQ4tPkR81G6glJPU45aOyu3K1DRXydpuWwwgUDyKd eqOB7VyAOxQ4dil9SyaG51bEsAlKdb1PtoFmHSlTq625D+/TMoJxntXdhsWIQjG7gXSB otogTz7azFlztUlrMAPT2PGLLh/ylEUQFITILnR2TigHJ4MdlguAW39JZ8elMYGzr3JM buhopSXeFzfBdyHTtG9uC8RE3kppJAXAAd7J7144pCJj6elQUf5EOq6bspHmaZLSuLjv YaDA== X-Forwarded-Encrypted: i=1; AJvYcCUEI6nRCal4/NTxILc6UOQjQ+ly7Uc8jJCv9QFZO7X7xF2DfmOv2XbUwVoS4lGeYPZh2gEF22r8W41h@vger.kernel.org X-Gm-Message-State: AOJu0Yw7P3Oxl8Guhc1BRnaj5dTKyYXhBXZn7GTNCNFhsDkHd+Yi0CMl +2nS3FsrR1NNkqiVSI8JkNevNC0PFjAOAT4Y/R9/7M7hDi1r4zc/8/4Ml/yPAzBnKZk= X-Gm-Gg: ASbGncs6qR3RlIaOHulHpvlsANFHCmay6KP5WGaTYmKPDb0uLDVk+ttzcrpubYIlfJc aIR62/C8x87BFaYEAGoTSd3R7FddPVVQ5HmWM5R4mPRZG3pp7u16caLXYKdHkFZwNOsq4E2FfcK EhbEht1JsxenxtrPE/z8P8Z3WKpM/dtvKw1IzBuHufUp90nrSGILvK0c97fueWoD1zxqQ7QUglb c98x/wRs8UJv2BylJbyU8P7pa3Ty8z2InHdWtaPxvCa17y3gDo7nBhYj3dLdUio/EuFx3mRYgAC 2XTqjfAgPu940unZwSuRInqmCjPO2YYTaN0RUk23sylI03Oy X-Google-Smtp-Source: AGHT+IFY4y/ZUB1VKe4lNbsorjCqofEy8Oz5r/Dj6XfZyxk0qjzrM+uoTb7F1fSElFjmjBLoR4SC6w== X-Received: by 2002:a05:600c:8487:b0:43d:160:cd9e with SMTP id 5b1f17b1804b1-44b6d6b1fdbmr13812575e9.17.1747983726219; Fri, 23 May 2025 00:02:06 -0700 (PDT) Received: from linaro.org ([62.231.96.41]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-447f18251adsm134886385e9.2.2025.05.23.00.02.03 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 23 May 2025 00:02:05 -0700 (PDT) Date: Fri, 23 May 2025 10:02:03 +0300 From: Abel Vesa To: Krzysztof Kozlowski Cc: Abhinav Kumar , Sean Paul , Marijn Suijten , David Airlie , Simona Vetter , Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Krishna Manikandan , Jonathan Marek , Kuogee Hsieh , Neil Armstrong , Dmitry Baryshkov , Rob Clark , Bjorn Andersson , Michael Turquette , Stephen Boyd , linux-arm-msm@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Rob Clark , linux-clk@vger.kernel.org, Srinivas Kandagatla , Dmitry Baryshkov Subject: Re: [PATCH v5 21/24] drm/msm/dpu: Implement 10-bit color alpha for v12.0 DPU Message-ID: References: <20250430-b4-sm8750-display-v5-0-8cab30c3e4df@linaro.org> <20250430-b4-sm8750-display-v5-21-8cab30c3e4df@linaro.org> Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: On 25-05-23 09:55:00, Abel Vesa wrote: > On 25-04-30 15:00:51, Krzysztof Kozlowski wrote: > > v12.0 DPU on SM8750 comes with 10-bit color alpha. Add register > > differences and new implementations of setup_alpha_out(), > > setup_border_color() and setup_blend_config(). > > > > Reviewed-by: Dmitry Baryshkov > > Signed-off-by: Krzysztof Kozlowski > > > > --- > > > > Changes in v4: > > 1. Lowercase hex, use spaces for define indentation > > 2. _dpu_crtc_setup_blend_cfg(): pass mdss_ver instead of ctl > > > > Changes in v3: > > 1. New patch, split from previous big DPU v12.0. > > --- > > drivers/gpu/drm/msm/disp/dpu1/dpu_crtc.c | 19 ++++--- > > drivers/gpu/drm/msm/disp/dpu1/dpu_hw_lm.c | 84 +++++++++++++++++++++++++++++-- > > 2 files changed, 94 insertions(+), 9 deletions(-) > > > > diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_crtc.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_crtc.c > > index a4b0fe0d9899b32141928f0b6a16503a49b3c27a..90f47fc15ee5708795701d78a1380f4ab01c1427 100644 > > --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_crtc.c > > +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_crtc.c > > @@ -320,14 +320,20 @@ static bool dpu_crtc_get_scanout_position(struct drm_crtc *crtc, > > } > > > > static void _dpu_crtc_setup_blend_cfg(struct dpu_crtc_mixer *mixer, > > - struct dpu_plane_state *pstate, const struct msm_format *format) > > + struct dpu_plane_state *pstate, > > + const struct msm_format *format, > > + const struct dpu_mdss_version *mdss_ver) > > { > > struct dpu_hw_mixer *lm = mixer->hw_lm; > > uint32_t blend_op; > > - uint32_t fg_alpha, bg_alpha; > > + uint32_t fg_alpha, bg_alpha, max_alpha; > > > > fg_alpha = pstate->base.alpha >> 8; > > For the 10-bit alpha, you need to shift here by 5 instead of 8. Typo. "6 instead of 8". I blame the keyboard ...