From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-wr1-f46.google.com (mail-wr1-f46.google.com [209.85.221.46]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 353BD322B63 for ; Sun, 18 Jan 2026 12:41:07 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.46 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1768740068; cv=none; b=tIsbOY+WMKukXytlqt51OMIfahTO7ZzgXG/mt46zlAD5fp/b8Qf6P6QFLqpdvXmdRXonfs86YzYBgB5vSsZDYfpvDrMiX7moav7bmqmZoXSSi90wMa4W7XU2DODI2OHfBXCBWBomYAQcme0b95T1By83LNPbbUp48kDmhmWpJPY= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1768740068; c=relaxed/simple; bh=0XrcyyqWegCnbhh8oOlleDPt2lNgaxbQNhQ9rMr79I4=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=tK+H8bu8QzKFFqs588E925oKpKeA9TbAe3yIgGraJZeEQJ56FDdS16eY2up1h9x5g+FcXuJxhSkkNH/Scj+450ZXolzyYMjCjWv04TIoBS5AWi1KNYzgaM9qxg6+DTpXW+oZQizDEx9pqi2t+pUMgwz41T9EOnVSJWMWvpILQvQ= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=NXjzg8xZ; arc=none smtp.client-ip=209.85.221.46 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="NXjzg8xZ" Received: by mail-wr1-f46.google.com with SMTP id ffacd0b85a97d-432dc56951eso2291927f8f.0 for ; Sun, 18 Jan 2026 04:41:07 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1768740065; x=1769344865; darn=vger.kernel.org; h=in-reply-to:content-disposition:mime-version:references :mail-followup-to:message-id:subject:cc:to:from:date:from:to:cc :subject:date:message-id:reply-to; bh=d8WYraWdl/meIzynkx/iFk+ZbBcfbnztLQ6j8m4tIWQ=; b=NXjzg8xZBQ8IEY/QPIAWQWJgiDi9dx9QhqHRbkP7Orhb27MAj/wERmO9zWDnV47g+y kt9CTJ+MXJJxHCYMXZsD2X1dZ0xUFtYBZJrq68cE3louWHzzYfJtfOmA9LX0ft0HYL7M 1OnSQETF50AxxRAycdIWABRs9jP4L3X6mWXzNFgYPzWi/1JRRvpCeeyvZbR6Tr7lp8XL oiQAMThVaOXQt6C6q/6WYuTVb5rfkIzMVo8/tMxaWidFJ428I+C6gwu8BBo8Ct9gGMIE wp7LToxPNSW/aQj/fPPMH4xEPwk5hHRxjtRmtMpGJgKkztDLn2x7a7Y7s/Lt/djrYfKm JBlg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1768740066; x=1769344866; h=in-reply-to:content-disposition:mime-version:references :mail-followup-to:message-id:subject:cc:to:from:date:x-gm-gg :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=d8WYraWdl/meIzynkx/iFk+ZbBcfbnztLQ6j8m4tIWQ=; b=BOl4/u6x/wseSIwTk6gBF5C14GMOCKCvMal8JWfj4CPeV3lCar5lOinNlb4sgDumYX os0JtyqB0/q+seMdLMJdCuZq1ceB4n2BlXc0biH7C8nA9J5BEhU0kuyAdGFooaCo5jWG 091jD3xpczNxE3RNvRbpvoWeWpsmLJUZcjEpinh1Zd0bcmKZMO0j18YR+DZgEsxi7rLa BhdgImFSPmBRgJ+YNAlTGkqmcyAd3hDfhZuJkJuj19YWy7YVNWzCPFFyOlSu1eqeLutt HFHrQd97S6LG6GOlEt8TTyZryRp5UUirWpc0DI5GEyNMbxjLgrT2gnTN4DMcdNUQJHlq wz3A== X-Forwarded-Encrypted: i=1; AJvYcCVf0RAMtSKPJMvnpWeMd9zJsPdA/ufTnqBZ93DEofm0RQ3F64lUeJT/CZRDpttcSdiPBqNIhKuTGXPj@vger.kernel.org X-Gm-Message-State: AOJu0Ywyphug2cQINoTBQDElMQ1ONjrAc92EAIR1jewNKaYJCI2ZQgsd bO7VzsefBoXmyGHZAimY4eEIOWP33BwSfdTCc1dhANzi8GrEntZslTh/ X-Gm-Gg: AY/fxX7qUDYzA/fGOs1YCHHIZZ3dwrJmsbiQ2hYu87nbZFu7H5DvaJ0YocnUCtEWJl4 RLBM70uDM2vws4vQR5DuMt3z5QhFTgSst8WNzpUXUKZ/61jubj+SgaE1JVQtOwU/JOTO5FUSsd6 PuHfMlCJxO6HouORXl49+2eOVcQsfajSZRcMsI33ymG8mU5S71X7J8letmUIuYyseFopRf6wrGW pSX1K+Q1qps8FqSE9caqZuwez06YRksa/2USC3boeTmfoRy9HVuv8+qbanPAt+QqQyeodAV/Yq1 /TK07I84ZrJRET9Bg6I2uVQyPeVjuCFtw39QHmBrN6ZkSo4Jv/za2QYh7W0A2bSjLGcZMMAQhRV DFj43sPli09pGH2Jap1um3LT+xPhoBCmowD9gJwp15r9y13lojApvTubPx2pl624UuL+SQr4iaR FRZTgCFDJhum1HpbA2JP0L3xmx1QcmPyGehQRJLU3/yPa9M4+mgtJGxYLUVVI= X-Received: by 2002:a05:6000:2003:b0:430:fcf5:495c with SMTP id ffacd0b85a97d-4356996f588mr9620388f8f.4.1768740065405; Sun, 18 Jan 2026 04:41:05 -0800 (PST) Received: from anton.local (vps-58d0fbce.vps.ovh.net. [51.178.29.162]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-43569921dedsm16712957f8f.9.2026.01.18.04.41.00 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 18 Jan 2026 04:41:03 -0800 (PST) Date: Sun, 18 Jan 2026 16:40:59 +0400 From: "Anton D. Stavinskii" To: Krzysztof Kozlowski Cc: Liam Girdwood , Mark Brown , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Chen Wang , Inochi Amaoto , Jaroslav Kysela , Takashi Iwai , Paul Walmsley , Palmer Dabbelt , Albert Ou , Alexandre Ghiti , linux-sound@vger.kernel.org, devicetree@vger.kernel.org, sophgo@lists.linux.dev, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org Subject: Re: [PATCH v2 7/7] riscv: dts: sophgo: dts nodes for i2s tdm modules Message-ID: Mail-Followup-To: Krzysztof Kozlowski , Liam Girdwood , Mark Brown , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Chen Wang , Inochi Amaoto , Jaroslav Kysela , Takashi Iwai , Paul Walmsley , Palmer Dabbelt , Albert Ou , Alexandre Ghiti , linux-sound@vger.kernel.org, devicetree@vger.kernel.org, sophgo@lists.linux.dev, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org References: <20260118-cv1800b-i2s-driver-v2-0-d10055f68368@gmail.com> <20260118-cv1800b-i2s-driver-v2-7-d10055f68368@gmail.com> <20260118-deer-of-therapeutic-science-0958d4@quoll> Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20260118-deer-of-therapeutic-science-0958d4@quoll> On Sun, Jan 18, 2026 at 11:16:48AM +0400, Krzysztof Kozlowski wrote: > On Sun, Jan 18, 2026 at 12:18:59AM +0400, Anton D. Stavinskii wrote: > > Introduced I2S nodes and internal dac and adc nodes as well > > The new header file provided in order to make DMA channel names > > more readable. > > > > Signed-off-by: Anton D. Stavinskii > > --- > > arch/riscv/boot/dts/sophgo/cv180x-dmamux.h | 57 +++++++++++++++++++++++++++ > > arch/riscv/boot/dts/sophgo/cv180x.dtsi | 63 ++++++++++++++++++++++++++++++ > > 2 files changed, 120 insertions(+) > > > > diff --git a/arch/riscv/boot/dts/sophgo/cv180x-dmamux.h b/arch/riscv/boot/dts/sophgo/cv180x-dmamux.h > > new file mode 100644 > > index 000000000000..6314bf6e9dc8 > > --- /dev/null > > +++ b/arch/riscv/boot/dts/sophgo/cv180x-dmamux.h > > @@ -0,0 +1,57 @@ > > +/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ > > +/* > > + * Copyright (C) 2025 Inochi Amaoto > > + */ > > + > > +#ifndef _SOPHGO_CV18XX_DMAMUX > > +#define _SOPHGO_CV18XX_DMAMUX > > + > > +#define DMA_I2S0_RX 0 > > +#define DMA_I2S0_TX 1 > > +#define DMA_I2S1_RX 2 > > +#define DMA_I2S1_TX 3 > > +#define DMA_I2S2_RX 4 > > +#define DMA_I2S2_TX 5 > > +#define DMA_I2S3_RX 6 > > +#define DMA_I2S3_TX 7 > > +#define DMA_UART0_RX 8 > > +#define DMA_UART0_TX 9 > > +#define DMA_UART1_RX 10 > > +#define DMA_UART1_TX 11 > > +#define DMA_UART2_RX 12 > > +#define DMA_UART2_TX 13 > > +#define DMA_UART3_RX 14 > > +#define DMA_UART3_TX 15 > > +#define DMA_SPI0_RX 16 > > +#define DMA_SPI0_TX 17 > > +#define DMA_SPI1_RX 18 > > +#define DMA_SPI1_TX 19 > > +#define DMA_SPI2_RX 20 > > +#define DMA_SPI2_TX 21 > > +#define DMA_SPI3_RX 22 > > +#define DMA_SPI3_TX 23 > > +#define DMA_I2C0_RX 24 > > +#define DMA_I2C0_TX 25 > > +#define DMA_I2C1_RX 26 > > +#define DMA_I2C1_TX 27 > > +#define DMA_I2C2_RX 28 > > +#define DMA_I2C2_TX 29 > > +#define DMA_I2C3_RX 30 > > +#define DMA_I2C3_TX 31 > > +#define DMA_I2C4_RX 32 > > +#define DMA_I2C4_TX 33 > > +#define DMA_TDM0_RX 34 > > +#define DMA_TDM0_TX 35 > > +#define DMA_TDM1_RX 36 > > +#define DMA_AUDSRC 37 > > +#define DMA_SPI_NAND 38 > > +#define DMA_SPI_NOR 39 > > +#define DMA_UART4_RX 40 > > +#define DMA_UART4_TX 41 > > +#define DMA_SPI_NOR1 42 > > + > > +#define DMA_CPU_A53 0 > > +#define DMA_CPU_C906_0 1 > > +#define DMA_CPU_C906_1 2 > > + > > +#endif // _SOPHGO_CV18XX_DMAMUX > > diff --git a/arch/riscv/boot/dts/sophgo/cv180x.dtsi b/arch/riscv/boot/dts/sophgo/cv180x.dtsi > > index 06b0ce5a2db7..5a56951f7e4c 100644 > > --- a/arch/riscv/boot/dts/sophgo/cv180x.dtsi > > +++ b/arch/riscv/boot/dts/sophgo/cv180x.dtsi > > @@ -8,6 +8,7 @@ > > #include > > #include > > #include "cv18xx-reset.h" > > +#include "cv180x-dmamux.h" > > > > / { > > #address-cells = <1>; > > @@ -448,6 +449,68 @@ usb: usb@4340000 { > > status = "disabled"; > > }; > > > > + i2s0: i2s@4100000 { > > + compatible = "sophgo,cv1800b-i2s"; > > + reg = <0x04100000 0x1000>; > > + #address-cells = <1>; > > + #size-cells = <0>; > > Really, why are you putting cells everywhere? My bad. It was misunderstanding from my side. Will drop everywhere it needs to be dropped. Thanks for you patience. > > > + clocks = <&clk CLK_APB_I2S0>, <&clk CLK_SDMA_AUD0>; > > + clock-names = "i2s", "mclk"; > > + dmas = <&dmamux DMA_I2S0_RX 1>, <&dmamux DMA_I2S0_TX 1>; > > + dma-names = "rx", "tx"; > > + status = "disabled"; > > + }; > > + > > + i2s1: i2s@4110000 { > > + compatible = "sophgo,cv1800b-i2s"; > > + reg = <0x04110000 0x1000>; > > + #address-cells = <1>; > > + #size-cells = <0>; > > > Best regards, > Krzysztof >