From: Qiang Yu <qiang.yu@oss.qualcomm.com>
To: Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>
Cc: Vinod Koul <vkoul@kernel.org>,
Neil Armstrong <neil.armstrong@linaro.org>,
Rob Herring <robh@kernel.org>,
Krzysztof Kozlowski <krzk+dt@kernel.org>,
Conor Dooley <conor+dt@kernel.org>,
Philipp Zabel <p.zabel@pengutronix.de>,
Bjorn Andersson <andersson@kernel.org>,
Konrad Dybcio <konradybcio@kernel.org>,
linux-arm-msm@vger.kernel.org, linux-phy@lists.infradead.org,
devicetree@vger.kernel.org, linux-kernel@vger.kernel.org
Subject: Re: [PATCH 5/5] arch: arm64: dts: qcom: Add support for PCIe3a
Date: Thu, 5 Mar 2026 00:40:42 -0800 [thread overview]
Message-ID: <aalBitirfu/rHhIK@hu-qianyu-lv.qualcomm.com> (raw)
In-Reply-To: <u4abdgzrlfijwymnoneb6xa34l3y6fpenlbidvej5cgfz2dzkd@dk37ihalaast>
On Thu, Mar 05, 2026 at 02:02:18AM +0200, Dmitry Baryshkov wrote:
> On Wed, Mar 04, 2026 at 12:21:59AM -0800, Qiang Yu wrote:
> > Describe PCIe3a controller and PHY. Also add required system resources
> > like regulators, clocks, interrupts and registers configuration for PCIe3a.
> >
> > Signed-off-by: Qiang Yu <qiang.yu@oss.qualcomm.com>
> > ---
> > arch/arm64/boot/dts/qcom/glymur.dtsi | 314 ++++++++++++++++++++++++++++++++++-
> > 1 file changed, 313 insertions(+), 1 deletion(-)
> >
> > + pcie3a_phy: phy@f00000 {
> > + compatible = "qcom,glymur-qmp-gen5x8-pcie-phy";
> > + reg = <0 0x00f00000 0 0x10000>;
> > +
> > + clocks = <&gcc GCC_PCIE_PHY_3A_AUX_CLK>,
> > + <&gcc GCC_PCIE_3A_CFG_AHB_CLK>,
> > + <&tcsr TCSR_PCIE_3_CLKREF_EN>,
> > + <&gcc GCC_PCIE_3A_PHY_RCHNG_CLK>,
> > + <&gcc GCC_PCIE_3A_PIPE_CLK>,
> > + <&gcc GCC_PCIE_PHY_3B_AUX_CLK>;
> > + clock-names = "aux",
> > + "cfg_ahb",
> > + "ref",
> > + "rchng",
>
> Please align on "
Okay, will align on " in next version.
>
> > + "pipe",
> > + "phy_b_aux";
> > +
> > + resets = <&gcc GCC_PCIE_3A_PHY_BCR>,
> > + <&gcc GCC_PCIE_3A_NOCSR_COM_PHY_BCR>,
> > + <&gcc GCC_PCIE_3B_PHY_BCR>,
> > + <&gcc GCC_PCIE_3B_NOCSR_COM_PHY_BCR>;
> > + reset-names = "phy",
> > + "phy_nocsr",
> > + "phy_b",
> > + "phy_b_nocsr";
>
> Should we be supplying _b components by default? What about the
> platforms which might use separate 3a and 3b?
We can override compatible, resets, and clks in board.dts.
- Qiang Yu
>
> > +
> > + assigned-clocks = <&gcc GCC_PCIE_3A_PHY_RCHNG_CLK>;
> > + assigned-clock-rates = <100000000>;
> > +
> > + power-domains = <&gcc GCC_PCIE_3A_PHY_GDSC>,
> > + <&gcc GCC_PCIE_3B_PHY_GDSC>;
> > +
> > + #clock-cells = <0>;
> > + clock-output-names = "pcie3a_pipe_clk";
> > +
> > + #phy-cells = <0>;
> > +
> > + status = "disabled";
> > + };
> > +
> > pcie4: pci@1bf0000 {
> > device_type = "pci";
> > compatible = "qcom,glymur-pcie", "qcom,pcie-x1e80100";
> >
> > --
> > 2.34.1
> >
>
> --
> With best wishes
> Dmitry
next prev parent reply other threads:[~2026-03-05 8:40 UTC|newest]
Thread overview: 17+ messages / expand[flat|nested] mbox.gz Atom feed top
2026-03-04 8:21 [PATCH 0/5] phy: qcom: qmp-pcie: Add PCIe Gen5 8-lane bifurcation support for Glymur Qiang Yu
2026-03-04 8:21 ` [PATCH 1/5] dt-bindings: phy: qcom,sc8280xp-qmp-pcie-phy: Add support for glymur Gen5 x8 bifurcation mode Qiang Yu
2026-03-04 8:21 ` [PATCH 2/5] phy: qcom: qmp-pcie: Add multiple power-domains support Qiang Yu
2026-03-04 20:46 ` Bjorn Andersson
2026-03-05 8:17 ` Qiang Yu
2026-03-04 23:58 ` Dmitry Baryshkov
2026-03-05 8:34 ` Qiang Yu
2026-03-04 8:21 ` [PATCH 3/5] phy: qcom: qmp-pcie: Support multiple nocsr resets Qiang Yu
2026-03-04 8:21 ` [PATCH 4/5] phy: qcom: qmp-pcie: Add Gen5 8-lanes mode for Glymur Qiang Yu
2026-03-04 8:21 ` [PATCH 5/5] arch: arm64: dts: qcom: Add support for PCIe3a Qiang Yu
2026-03-05 0:02 ` Dmitry Baryshkov
2026-03-05 8:40 ` Qiang Yu [this message]
2026-03-05 9:14 ` [PATCH 0/5] phy: qcom: qmp-pcie: Add PCIe Gen5 8-lane bifurcation support for Glymur Konrad Dybcio
2026-03-06 9:26 ` Qiang Yu
2026-03-06 10:34 ` Neil Armstrong
2026-03-09 6:13 ` Qiang Yu
2026-04-24 10:58 ` Konrad Dybcio
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=aalBitirfu/rHhIK@hu-qianyu-lv.qualcomm.com \
--to=qiang.yu@oss.qualcomm.com \
--cc=andersson@kernel.org \
--cc=conor+dt@kernel.org \
--cc=devicetree@vger.kernel.org \
--cc=dmitry.baryshkov@oss.qualcomm.com \
--cc=konradybcio@kernel.org \
--cc=krzk+dt@kernel.org \
--cc=linux-arm-msm@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-phy@lists.infradead.org \
--cc=neil.armstrong@linaro.org \
--cc=p.zabel@pengutronix.de \
--cc=robh@kernel.org \
--cc=vkoul@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox