From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-wm1-f42.google.com (mail-wm1-f42.google.com [209.85.128.42]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id AC13C2F0686 for ; Thu, 20 Nov 2025 10:04:24 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.42 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763633067; cv=none; b=s32b2r7ZJzHR+k7soL2bn/QfUqJ2saoE887/sJoY97Iz3+rIFi+kinHbZN4yTJe6IQ20Gkn5nWzz+SjqWs9ydINc/Tl0WDopbFqhj65Vd0H6xn6cNIxrwo7rjMk5SYLHF0PxLDyTqMnSE0qx82G/v/FWGXufK5YzLVj88Ep2fPU= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763633067; c=relaxed/simple; bh=DrOk2bm03bUPngyIHoBKhcf9gFSNhp+zCbFH+3YDqpg=; h=Message-ID:Subject:From:To:Cc:Date:In-Reply-To:References: Content-Type:MIME-Version; b=e2PliTr/lYFlLZw7UC0qiD61FubD7d2yHCudNe1YLOtymoaSauwoL1aB4LagDLBH871rBbu/m3cQfcFRZNA+HPgoKiw3FM4PXsKNZiAidXBNhmq8TKCPzYjNvTvZvm8cFusj+pLCtVSEQuzwyNUAXOoxwU1opbYuk4SFj10n7+I= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=u0X9zxRS; arc=none smtp.client-ip=209.85.128.42 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="u0X9zxRS" Received: by mail-wm1-f42.google.com with SMTP id 5b1f17b1804b1-477619f8ae5so4030565e9.3 for ; Thu, 20 Nov 2025 02:04:24 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1763633063; x=1764237863; darn=vger.kernel.org; h=mime-version:user-agent:content-transfer-encoding:references :in-reply-to:date:cc:to:from:subject:message-id:from:to:cc:subject :date:message-id:reply-to; bh=DrOk2bm03bUPngyIHoBKhcf9gFSNhp+zCbFH+3YDqpg=; b=u0X9zxRSdKh1kRo3A3pcE7mPQJMEv+zH9byMeGTExC2w1/ACpAvabi+UVISJBp9XST zADnpTjb30gDt/f/C5Rzi7PZNbndEFBN9QUiC4r2bZjfvoxlbRB7IESs6nDQ6KCGMUy+ z6lQy3hgIaqzavOUqC0H8EplhqHCj9NAcO8NBkB3+NYFBfow8Ii6sRyHKCMHd1/8aAMo S3KwxgzTi8WbVWCEZw96zgFVgO3m373pWEAWN4gvtN5amFpreX5TOlNp8g93m0X4Lc64 k11KhFXmFgjcVbONGo9lkClWRuz27bQ0lY9FII4VkKv5EVLnUp/I35KjCJmsIh24nx40 zZbg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1763633063; x=1764237863; h=mime-version:user-agent:content-transfer-encoding:references :in-reply-to:date:cc:to:from:subject:message-id:x-gm-gg :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=DrOk2bm03bUPngyIHoBKhcf9gFSNhp+zCbFH+3YDqpg=; b=Mhnb7GKj+lvBZjymhOcdpDP9ld3l0wdqvfu1v4AKhO6gsYVT+c1KJYXMrQ1WFMAUyg KQ1IwM5qUFGuCYj5SgYV75ePOIOn0vSfUqqwCSY3dGsFBRVbkatFvNe+bMh1Nu6wgdlE GCnW02liF8dKPdsBU9ZUycviCuIH2OcNez/vZxfa+1P6K0QCJM949D0nbCSI2qF23r94 6MY6hRSna+30JobyITAZYfdM/MCECrYjZlC44in9kGswsnodrFjQYlryK0qB5IzNGpNb NibdlEiKUN9mBJLk6DW2FOkSr9B6vWinmjFckyL2svoKwcD8yXjacBF9XHfAMTFW9SBz qTWQ== X-Forwarded-Encrypted: i=1; AJvYcCUvLdRCSBLl8iXnVQMU0K452rXzjmpnFaZL+yKvtFCvXx86JnIN+oeeP5+w9jcV/rTgFI176oNJIPBn@vger.kernel.org X-Gm-Message-State: AOJu0YxwQgzRV5UaCYAatOpbw2p0z7U43+iE1R95JGb/Val4jb9q+R8b aZ0eFbPAVzCmb7gIn2gTiLEQmZHmTmCPU3XySWuJ5a8MLKM4K8dWZnPnRJVqKFWJUds= X-Gm-Gg: ASbGncsYJUwHBu6Od27n+vnILk3z46IpMe/RAFMrtyA1ey06cGaieLWOKkoQkwD3ByX NZKeHO5AOb0Fn94H+dJwt/9Ng2ZAfO8N3Cl/qU+s3HqyuNkb5sTdmRSrh7RT5NUIkNnEzidj5P9 Xu+fdgEJrmb9mDF2Xq8y36U8q7qzXUv1/tkOgM4bTE29QPlK02mKvmhwydvcssGzpiZUen4FmLT t04kkfGhJ8+Xk9cvyLPs/ARjy0eFq97dT064hlTEgY898V7NpGfsaoTdsgkGo2k6VRvQzGyY587 VSf5zAraSb0JHwa/nXLw2YDammw9fL9htvIMqygoJ9kae5VIV3JZN9HlpLcV0x1qhDbJSRZl7E5 sk/XPmNuxc830MzaZjXw/HIXJJxX4Qa8zps2Ndr6izi3pr+53obzkNgvS5Wd/bKFDF6cnvT6GaB 25IJgRLEzr3uLDecjx X-Google-Smtp-Source: AGHT+IHrm5EaKYpV2W1s8pc4aTiYKHHkbeiQA9rV3WdkFR1VnTT0ZyX40PvNC5BuFfhZRUT8Fz32TQ== X-Received: by 2002:a05:600c:458e:b0:46e:396b:f5ae with SMTP id 5b1f17b1804b1-477bac0cfb5mr16019325e9.16.1763633062818; Thu, 20 Nov 2025 02:04:22 -0800 (PST) Received: from salami.lan ([212.129.72.102]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-477a9739964sm63387065e9.1.2025.11.20.02.04.21 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 20 Nov 2025 02:04:22 -0800 (PST) Message-ID: Subject: Re: [PATCH v5 1/4] dt-bindings: clock: google,gs101-clock: add samsung,sysreg property as required From: =?ISO-8859-1?Q?Andr=E9?= Draszik To: Peter Griffin , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Alim Akhtar , Tudor Ambarus , Michael Turquette , Stephen Boyd , Sam Protsenko , Sylwester Nawrocki , Chanwoo Choi Cc: Will McVicker , Krzysztof Kozlowski , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-samsung-soc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, kernel-team@android.com Date: Thu, 20 Nov 2025 10:04:20 +0000 In-Reply-To: <20251114-automatic-clocks-v5-1-efb9202ffcd7@linaro.org> References: <20251114-automatic-clocks-v5-0-efb9202ffcd7@linaro.org> <20251114-automatic-clocks-v5-1-efb9202ffcd7@linaro.org> Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: quoted-printable User-Agent: Evolution 3.56.2-7 Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 On Fri, 2025-11-14 at 14:16 +0000, Peter Griffin wrote: > Each CMU (with the exception of cmu_top) has a corresponding sysreg bank > that contains the BUSCOMPONENT_DRCG_EN and optional MEMCLK registers. > The BUSCOMPONENT_DRCG_EN register enables dynamic root clock gating of > bus components and MEMCLK gates the sram clock. >=20 > Now the clock driver supports automatic clock mode, to fully enable dynam= ic > root clock gating it is required to configure these registers. Update the > bindings documentation so that all CMUs (with the exception of > gs101-cmu-top) have samsung,sysreg as a required property. >=20 > Note this is NOT an ABI break, as if the property isn't specified the > clock driver will fallback to the current behaviour of not initializing > the registers. The system still boots, but bus components won't benefit > from dynamic root clock gating and dynamic power will be higher (which ha= s > been the case until now anyway). >=20 > Additionally update the DT example to included the correct CMU size as > registers in that region are used for automatic clock mode. >=20 > Signed-off-by: Peter Griffin > --- > Changes in v5: > - Invert the test for google,gs101-cmu-top (Andre) Reviewed-by: Andr=C3=A9 Draszik