From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-m12751.qiye.163.com (mail-m12751.qiye.163.com [115.236.127.51]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id B0AE31878; Thu, 15 Aug 2024 01:14:39 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=115.236.127.51 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1723684484; cv=none; b=HcsFDHs0sjL0gXLh2UTa97vynGuBGmOwo9Sl6dlELl/j9vQmBNsVWWU2HL+/rIhYRg8eatoTsLAdHi0a0iWOJfc2YffQlU80w5h1Psz7Tvsdi/Unta/gEG0rPXmFbCbCUFYfhM+GI8kjcgMq2uxpNOFlBB+6pFGrwfD8nKdZ+Aw= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1723684484; c=relaxed/simple; bh=TFCCl2dK86JP+ziUO6jItnvhPIVl+HMgCOjftZJHXcI=; h=Message-ID:Date:MIME-Version:Cc:Subject:To:References:From: In-Reply-To:Content-Type; b=KFFGrB1ulVFkZstjAkTH7WUSzfuB2N3lF6umAg0Z3nVtY3yMszJGU241lyJIBRi7i/275V+2nGJJ0qHXQcuCv+k66DR/7QJLdpo2dKCGKp9r58ulRZxKXnZ4J9WMTOfvTpH6CX7DSGvtAm6oM+1LnXvg7deqTk9aeB18u2EsEgk= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=rock-chips.com; spf=pass smtp.mailfrom=rock-chips.com; dkim=pass (1024-bit key) header.d=rock-chips.com header.i=@rock-chips.com header.b=fHrn8bT9; arc=none smtp.client-ip=115.236.127.51 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=rock-chips.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=rock-chips.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=rock-chips.com header.i=@rock-chips.com header.b="fHrn8bT9" DKIM-Signature: a=rsa-sha256; b=fHrn8bT91GMwGMbWoUGVxgY46t+xnDe4bDWPLiFlrdU0Dsa4lbjO7LJBTgoz2xp+Px0BOn9ppuZI/TtjxuRc59AU01Gou9KjU4kc4pnGVdv2I0UoaFWf2Cs5GLgRdumQlnyXGMnrK3APVYZbFXvUekTDyJ/mVzQqXBIdTHqzfg0=; s=default; c=relaxed/relaxed; d=rock-chips.com; v=1; bh=6QOBQXDU09DmUsPl6zgVKx0n3qfNEVe+Ako6kD1Ouv0=; h=date:mime-version:subject:message-id:from; Received: from [172.16.12.45] (unknown [58.22.7.114]) by smtp.qiye.163.com (Hmail) with ESMTPA id A9A2F460136; Thu, 15 Aug 2024 08:57:40 +0800 (CST) Message-ID: Date: Thu, 15 Aug 2024 08:57:40 +0800 Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Cc: shawn.lin@rock-chips.com, Ulf Hansson , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Heiko Stuebner , Jaehoon Chung , linux-mmc@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, kernel@collabora.com Subject: Re: [PATCH v3 3/3] mmc: dw_mmc-rockchip: Add internal phase support To: Detlev Casanova , linux-kernel@vger.kernel.org References: <20240814223555.3695-1-detlev.casanova@collabora.com> <20240814223555.3695-4-detlev.casanova@collabora.com> Content-Language: en-GB From: Shawn Lin In-Reply-To: <20240814223555.3695-4-detlev.casanova@collabora.com> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit X-HM-Spam-Status: e1kfGhgUHx5ZQUpXWQgPGg8OCBgUHx5ZQUlOS1dZFg8aDwILHllBWSg2Ly tZV1koWUFDSUNOT01LS0k3V1ktWUFJV1kPCRoVCBIfWUFZQx0eH1ZJTR5PTk0eTUMdQx1WFRQJFh oXVRMBExYaEhckFA4PWVdZGBILWUFZTkNVSUlVTFVKSk9ZV1kWGg8SFR0UWUFZT0tIVUpLSU9PT0 hVSktLVUpCS0tZBg++ X-HM-Tid: 0a91538a597303aekunma9a2f460136 X-HM-MType: 1 X-HM-Sender-Digest: e1kMHhlZQR0aFwgeV1kSHx4VD1lBWUc6Mi46LRw6DzI3NUwSPS46MiEs NigwCg9VSlVKTElITUNIT01JS0JCVTMWGhIXVQgTGgwVVRcSFTsJFBgQVhgTEgsIVRgUFkVZV1kS C1lBWU5DVUlJVUxVSkpPWVdZCAFZQUpJQk1NNwY+ Hi Detlev 在 2024/8/15 6:34, Detlev Casanova 写道: > From: Shawn Lin > > Some Rockchip devices put the phase settings into the dw_mmc controller. > > The feature is implemented in devices where the USRID register contains > 0x20230002. > Thanks for helping upstream it. USRID is 0x20230001 actually, so commit msg should be amended. Otherwise, Acked-by: Shawn Lin > Signed-off-by: Shawn Lin > Signed-off-by: Detlev Casanova > --- > drivers/mmc/host/dw_mmc-rockchip.c | 184 ++++++++++++++++++++++++++--- > 1 file changed, 170 insertions(+), 14 deletions(-) > > diff --git a/drivers/mmc/host/dw_mmc-rockchip.c b/drivers/mmc/host/dw_mmc-rockchip.c > index 367633f4e8892..03e25a8b8a305 100644 > --- a/drivers/mmc/host/dw_mmc-rockchip.c > +++ b/drivers/mmc/host/dw_mmc-rockchip.c > @@ -16,6 +16,17 @@ > #include "dw_mmc-pltfm.h" > > #define RK3288_CLKGEN_DIV 2 > +#define USRID_INTER_PHASE 0x20230001 > +#define SDMMC_TIMING_CON0 0x130 > +#define SDMMC_TIMING_CON1 0x134 > +#define ROCKCHIP_MMC_DELAY_SEL BIT(10) > +#define ROCKCHIP_MMC_DEGREE_MASK 0x3 > +#define ROCKCHIP_MMC_DELAYNUM_OFFSET 2 > +#define ROCKCHIP_MMC_DELAYNUM_MASK (0xff << ROCKCHIP_MMC_DELAYNUM_OFFSET) > +#define PSECS_PER_SEC 1000000000000LL > +#define ROCKCHIP_MMC_DELAY_ELEMENT_PSEC 60 > +#define HIWORD_UPDATE(val, mask, shift) \ > + ((val) << (shift) | (mask) << ((shift) + 16)) > > static const unsigned int freqs[] = { 100000, 200000, 300000, 400000 }; > > @@ -25,9 +36,121 @@ struct dw_mci_rockchip_priv_data { > int default_sample_phase; > int num_phases; > bool use_v2_tuning; > + int usrid; > int last_degree; > }; > > +/* > + * Each fine delay is between 44ps-77ps. Assume each fine delay is 60ps to > + * simplify calculations. So 45degs could be anywhere between 33deg and 57.8deg. > + */ > +static int rockchip_mmc_get_phase(struct dw_mci *host, bool sample) > +{ > + unsigned long rate = clk_get_rate(host->ciu_clk); > + u32 raw_value; > + u16 degrees; > + u32 delay_num = 0; > + > + /* Constant signal, no measurable phase shift */ > + if (!rate) > + return 0; > + > + if (sample) > + raw_value = mci_readl(host, TIMING_CON1) >> 1; > + else > + raw_value = mci_readl(host, TIMING_CON0) >> 1; > + > + degrees = (raw_value & ROCKCHIP_MMC_DEGREE_MASK) * 90; > + > + if (raw_value & ROCKCHIP_MMC_DELAY_SEL) { > + /* degrees/delaynum * 1000000 */ > + unsigned long factor = (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10) * > + 36 * (rate / 10000); > + > + delay_num = (raw_value & ROCKCHIP_MMC_DELAYNUM_MASK); > + delay_num >>= ROCKCHIP_MMC_DELAYNUM_OFFSET; > + degrees += DIV_ROUND_CLOSEST(delay_num * factor, 1000000); > + } > + > + return degrees % 360; > +} > + > +static int rockchip_mmc_set_phase(struct dw_mci *host, bool sample, int degrees) > +{ > + unsigned long rate = clk_get_rate(host->ciu_clk); > + u8 nineties, remainder; > + u8 delay_num; > + u32 raw_value; > + u32 delay; > + > + /* > + * The below calculation is based on the output clock from > + * MMC host to the card, which expects the phase clock inherits > + * the clock rate from its parent, namely the output clock > + * provider of MMC host. However, things may go wrong if > + * (1) It is orphan. > + * (2) It is assigned to the wrong parent. > + * > + * This check help debug the case (1), which seems to be the > + * most likely problem we often face and which makes it difficult > + * for people to debug unstable mmc tuning results. > + */ > + if (!rate) { > + dev_err(host->dev, "%s: invalid clk rate\n", __func__); > + return -EINVAL; > + } > + > + nineties = degrees / 90; > + remainder = (degrees % 90); > + > + /* > + * Due to the inexact nature of the "fine" delay, we might > + * actually go non-monotonic. We don't go _too_ monotonic > + * though, so we should be OK. Here are options of how we may > + * work: > + * > + * Ideally we end up with: > + * 1.0, 2.0, ..., 69.0, 70.0, ..., 89.0, 90.0 > + * > + * On one extreme (if delay is actually 44ps): > + * .73, 1.5, ..., 50.6, 51.3, ..., 65.3, 90.0 > + * The other (if delay is actually 77ps): > + * 1.3, 2.6, ..., 88.6. 89.8, ..., 114.0, 90 > + * > + * It's possible we might make a delay that is up to 25 > + * degrees off from what we think we're making. That's OK > + * though because we should be REALLY far from any bad range. > + */ > + > + /* > + * Convert to delay; do a little extra work to make sure we > + * don't overflow 32-bit / 64-bit numbers. > + */ > + delay = 10000000; /* PSECS_PER_SEC / 10000 / 10 */ > + delay *= remainder; > + delay = DIV_ROUND_CLOSEST(delay, > + (rate / 1000) * 36 * > + (ROCKCHIP_MMC_DELAY_ELEMENT_PSEC / 10)); > + > + delay_num = (u8) min_t(u32, delay, 255); > + > + raw_value = delay_num ? ROCKCHIP_MMC_DELAY_SEL : 0; > + raw_value |= delay_num << ROCKCHIP_MMC_DELAYNUM_OFFSET; > + raw_value |= nineties; > + > + if (sample) > + mci_writel(host, TIMING_CON1, HIWORD_UPDATE(raw_value, 0x07ff, 1)); > + else > + mci_writel(host, TIMING_CON0, HIWORD_UPDATE(raw_value, 0x07ff, 1)); > + > + dev_dbg(host->dev, "set %s_phase(%d) delay_nums=%u actual_degrees=%d\n", > + sample ? "sample" : "drv", degrees, delay_num, > + rockchip_mmc_get_phase(host, sample) > + ); > + > + return 0; > +} > + > static void dw_mci_rk3288_set_ios(struct dw_mci *host, struct mmc_ios *ios) > { > struct dw_mci_rockchip_priv_data *priv = host->priv; > @@ -65,8 +188,12 @@ static void dw_mci_rk3288_set_ios(struct dw_mci *host, struct mmc_ios *ios) > } > > /* Make sure we use phases which we can enumerate with */ > - if (!IS_ERR(priv->sample_clk) && ios->timing <= MMC_TIMING_SD_HS) > - clk_set_phase(priv->sample_clk, priv->default_sample_phase); > + if (!IS_ERR(priv->sample_clk) && ios->timing <= MMC_TIMING_SD_HS) { > + if (priv->usrid == USRID_INTER_PHASE) > + rockchip_mmc_set_phase(host, true, priv->default_sample_phase); > + else > + clk_set_phase(priv->sample_clk, priv->default_sample_phase); > + } > > /* > * Set the drive phase offset based on speed mode to achieve hold times. > @@ -129,7 +256,10 @@ static void dw_mci_rk3288_set_ios(struct dw_mci *host, struct mmc_ios *ios) > break; > } > > - clk_set_phase(priv->drv_clk, phase); > + if (priv->usrid == USRID_INTER_PHASE) > + rockchip_mmc_set_phase(host, false, phase); > + else > + clk_set_phase(priv->drv_clk, phase); > } > } > > @@ -141,13 +271,16 @@ static int dw_mci_v2_execute_tuning(struct dw_mci_slot *slot, u32 opcode) > struct dw_mci *host = slot->host; > struct dw_mci_rockchip_priv_data *priv = host->priv; > struct mmc_host *mmc = slot->mmc; > - u32 degrees[4] = {90, 180, 270, 360}; > + u32 degree, degrees[4] = {90, 180, 270, 360}; > int i; > static bool inherit = true; > > if (inherit) { > inherit = false; > - i = clk_get_phase(priv->sample_clk) / 90 - 1; > + if (priv->usrid == USRID_INTER_PHASE) > + i = rockchip_mmc_get_phase(host, true) / 90; > + else > + i = clk_get_phase(priv->sample_clk) / 90 - 1; > goto done; > } > > @@ -156,7 +289,11 @@ static int dw_mci_v2_execute_tuning(struct dw_mci_slot *slot, u32 opcode) > if (degrees[i] == priv->last_degree) > continue; > > - clk_set_phase(priv->sample_clk, degrees[i]); > + degree = (degrees[i] + priv->last_degree + 90) % 360; > + if (priv->usrid == USRID_INTER_PHASE) > + rockchip_mmc_set_phase(host, true, degree); > + else > + clk_set_phase(priv->sample_clk, degree); > if (!mmc_send_tuning(mmc, opcode, NULL)) > break; > } > @@ -189,6 +326,7 @@ static int dw_mci_rk3288_execute_tuning(struct dw_mci_slot *slot, u32 opcode) > int longest_range_len = -1; > int longest_range = -1; > int middle_phase; > + int phase; > > if (IS_ERR(priv->sample_clk)) { > dev_err(host->dev, "Tuning clock (sample_clk) not defined.\n"); > @@ -209,8 +347,15 @@ static int dw_mci_rk3288_execute_tuning(struct dw_mci_slot *slot, u32 opcode) > > /* Try each phase and extract good ranges */ > for (i = 0; i < priv->num_phases; ) { > - clk_set_phase(priv->sample_clk, > - TUNING_ITERATION_TO_PHASE(i, priv->num_phases)); > + /* Cannot guarantee any phases larger than 270 would work well */ > + if (TUNING_ITERATION_TO_PHASE(i, priv->num_phases) > 270) > + break; > + if (priv->usrid == USRID_INTER_PHASE) > + rockchip_mmc_set_phase(host, true, > + TUNING_ITERATION_TO_PHASE(i, priv->num_phases)); > + else > + clk_set_phase(priv->sample_clk, > + TUNING_ITERATION_TO_PHASE(i, priv->num_phases)); > > v = !mmc_send_tuning(mmc, opcode, NULL); > > @@ -256,7 +401,10 @@ static int dw_mci_rk3288_execute_tuning(struct dw_mci_slot *slot, u32 opcode) > } > > if (ranges[0].start == 0 && ranges[0].end == priv->num_phases - 1) { > - clk_set_phase(priv->sample_clk, priv->default_sample_phase); > + if (priv->usrid == USRID_INTER_PHASE) > + rockchip_mmc_set_phase(host, true, priv->default_sample_phase); > + else > + clk_set_phase(priv->sample_clk, priv->default_sample_phase); > dev_info(host->dev, "All phases work, using default phase %d.", > priv->default_sample_phase); > goto free; > @@ -293,12 +441,13 @@ static int dw_mci_rk3288_execute_tuning(struct dw_mci_slot *slot, u32 opcode) > > middle_phase = ranges[longest_range].start + longest_range_len / 2; > middle_phase %= priv->num_phases; > - dev_info(host->dev, "Successfully tuned phase to %d\n", > - TUNING_ITERATION_TO_PHASE(middle_phase, priv->num_phases)); > + phase = TUNING_ITERATION_TO_PHASE(middle_phase, priv->num_phases); > + dev_info(host->dev, "Successfully tuned phase to %d\n", phase); > > - clk_set_phase(priv->sample_clk, > - TUNING_ITERATION_TO_PHASE(middle_phase, > - priv->num_phases)); > + if (priv->usrid == USRID_INTER_PHASE) > + rockchip_mmc_set_phase(host, true, phase); > + else > + clk_set_phase(priv->sample_clk, phase); > > free: > kfree(ranges); > @@ -342,6 +491,7 @@ static int dw_mci_rk3288_parse_dt(struct dw_mci *host) > static int dw_mci_rockchip_init(struct dw_mci *host) > { > int ret, i; > + struct dw_mci_rockchip_priv_data *priv = host->priv; > > /* It is slot 8 on Rockchip SoCs */ > host->sdio_id0 = 8; > @@ -365,6 +515,12 @@ static int dw_mci_rockchip_init(struct dw_mci *host) > dev_warn(host->dev, "no valid minimum freq: %d\n", ret); > } > > + priv->usrid = mci_readl(host, USRID); > + if (priv->usrid == USRID_INTER_PHASE) { > + priv->sample_clk = NULL; > + priv->drv_clk = NULL; > + } > + > return 0; > } >