From: Marc Zyngier <marc.zyngier@arm.com>
To: Lina Iyer <ilina@codeaurora.org>,
bjorn.andersson@linaro.org, sboyd@kernel.org,
evgreen@chromium.org, linus.walleij@linaro.org
Cc: rplsssn@codeaurora.org, linux-kernel@vger.kernel.org,
linux-arm-msm@vger.kernel.org, rnayak@codeaurora.org,
devicetree@vger.kernel.org, andy.gross@linaro.org,
dianders@chromium.org
Subject: Re: [PATCH v3 1/5] drivers: pinctrl: qcom: add wakeup capability to GPIO
Date: Wed, 10 Oct 2018 09:58:44 +0100 [thread overview]
Message-ID: <d3ae0124-fa15-dd5c-cfe0-0c6701dad73e@arm.com> (raw)
In-Reply-To: <20181009170701.GS11144@codeaurora.org>
On 09/10/18 18:07, Lina Iyer wrote:
> On Tue, Oct 02 2018 at 11:06 -0600, Lina Iyer wrote:
>> Marc,
>>
>> I am exploring an option where we don't do this enable/disable every
>> suspend/resume and in that process, I was able to just use the PDC
>> interrupt instead of the TLMM for triggering the GPIO. The PDC interrupt
>> (which takes over for the GPIO) has an handler like this -
>>
>> On Tue, Sep 04 2018 at 15:18 -0600, Lina Iyer wrote:
>>> QCOM SoC's that have Power Domain Controller (PDC) chip in the always-on
>>> domain can wakeup the SoC, when interrupts and GPIOs are routed to its
>>> interrupt controller. Only select GPIOs that are deemed wakeup capable
>>> are routed to specific PDC pins. During low power state, the pinmux
>>> interrupt controller may be non-functional but the PDC would be. The PDC
>>> can detect the wakeup GPIO is triggered and bring the TLMM to an
>>> operational state.
>>>
>>> Interrupts that are level triggered will be detected at the TLMM when
>>> the controller becomes operational. Edge interrupts however need to be
>>> replayed again.
>>>
>>> Request the corresponding PDC IRQ, when the GPIO is requested as an IRQ,
>>> but keep it disabled. During suspend, we can enable the PDC IRQ instead
>>> of the GPIO IRQ, which may or not be detected.
>>>
>>> Signed-off-by: Lina Iyer <ilina@codeaurora.org>
>>> ---
>>> Changes in v3:
>>> - free action->name
>>> Changes in v2:
>>> - Remove IRQF_NO_SUSPEND and IRQF_ONE_SHOT from PDC IRQ
>>> Changes in v1:
>>> - Trigger GPIO in h/w from PDC IRQ handler
>>> - Avoid big tables for GPIO-PDC map, pick from DT instead
>>> - Use handler_data
>>> ---
>>> drivers/pinctrl/qcom/pinctrl-msm.c | 98 ++++++++++++++++++++++++++++++
>>> 1 file changed, 98 insertions(+)
>>>
>>> diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c
>>> index 0e22f52b2a19..6527a0a9edd1 100644
>>> --- a/drivers/pinctrl/qcom/pinctrl-msm.c
>>> +++ b/drivers/pinctrl/qcom/pinctrl-msm.c
>>> @@ -687,11 +687,15 @@ static int msm_gpio_irq_set_type(struct irq_data *d, unsigned int type)
>>> const struct msm_pingroup *g;
>>> unsigned long flags;
>>> u32 val;
>>> + struct irq_data *pdc_irqd = irq_get_handler_data(d->irq);
>>>
>>> g = &pctrl->soc->groups[d->hwirq];
>>>
>>> raw_spin_lock_irqsave(&pctrl->lock, flags);
>>>
>>> + if (pdc_irqd)
>>> + irq_set_irq_type(pdc_irqd->irq, type);
>>> +
>> I skip over the TLMM configuration for the GPIO interrupt and just set
>> the IRQ handler for the GPIO interrupt here..
>>
>>> /*
>>> * For hw without possibility of detecting both edges
>>> */
>>> @@ -779,9 +783,13 @@ static int msm_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
>>> struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
>>> struct msm_pinctrl *pctrl = gpiochip_get_data(gc);
>>> unsigned long flags;
>>> + struct irq_data *pdc_irqd = irq_get_handler_data(d->irq);
>>>
>>> raw_spin_lock_irqsave(&pctrl->lock, flags);
>>>
>>> + if (pdc_irqd)
>>> + irq_set_irq_wake(pdc_irqd->irq, on);
>>> +
>>> irq_set_irq_wake(pctrl->irq, on);
>>>
>>> raw_spin_unlock_irqrestore(&pctrl->lock, flags);
>>> @@ -863,6 +871,94 @@ static bool msm_gpio_needs_valid_mask(struct msm_pinctrl *pctrl)
>>> return device_property_read_u16_array(pctrl->dev, "gpios", NULL, 0) > 0;
>>> }
>>>
>>> +static irqreturn_t wake_irq_gpio_handler(int irq, void *data)
>>> +{
>>> + struct irq_data *irqd = data;
>>> + struct gpio_chip *gc = irq_data_get_irq_chip_data(irqd);
>>> + struct msm_pinctrl *pctrl = gpiochip_get_data(gc);
>>> + const struct msm_pingroup *g;
>>> + unsigned long flags;
>>> + u32 val;
>>> +
>>> + if (!irqd_is_level_type(irqd)) {
>>> + g = &pctrl->soc->groups[irqd->hwirq];
>>> + raw_spin_lock_irqsave(&pctrl->lock, flags);
>>> + val = BIT(g->intr_status_bit);
>>> + writel(val, pctrl->regs + g->intr_status_reg);
>>> + raw_spin_unlock_irqrestore(&pctrl->lock, flags);
>>> + }
>>> +
>>> + return IRQ_HANDLED;
>>> +}
>>> +
>>
>> Then ...
>>
>> static irqreturn_t wake_irq_gpio_handler(int irq, void *data)
>> {
>> struct irq_data *irqd = data;
>> struct irq_desc *desc = irq_to_desc(irqd->irq);
>>
>> desc->handle_irq(desc);
>>
>> return IRQ_HANDLED;
>> }
>>
>> I am following check_irq_resend() but I need to call the handler for
>> both level and edge interrupts. Firstly, is it okay to call the
>> handler_irq() directly?
>>
>> My other question is check_irq_resend() indicates that it should be
>> called with desc->lock held. Since we are invoking the handler directly
>> and not modifying any core state of the irq_desc, is it safe here? (Also
>> the locking API are not exposed, I am sure there must be a reason for it).
>>
>> Thoughts?
>>
> Would it help if I submit a RFC patch based on this idea?
Yes please. At this stage, I've completely lost track of the various
ideas, and I'd like to restart with a clean slate.
Thanks,
M.
--
Jazz is not dead. It just smells funny...
next prev parent reply other threads:[~2018-10-10 8:58 UTC|newest]
Thread overview: 18+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-09-04 21:18 [PATCH v3 0/5] Wakeup GPIO support for SDM845 Lina Iyer
2018-09-04 21:18 ` [PATCH v3 1/5] drivers: pinctrl: qcom: add wakeup capability to GPIO Lina Iyer
2018-09-05 17:34 ` Lina Iyer
2018-09-20 23:11 ` Marc Zyngier
2018-09-21 16:08 ` Lina Iyer
2018-10-02 17:06 ` Lina Iyer
2018-10-09 17:07 ` Lina Iyer
2018-10-10 8:58 ` Marc Zyngier [this message]
2018-09-04 21:18 ` [PATCH v3 2/5] dt-bindings: pinctrl: add wakeup capable GPIOs for SDM845 Lina Iyer
2018-09-10 16:28 ` Rob Herring
2018-09-10 16:58 ` Lina Iyer
2018-09-04 21:18 ` [PATCH v3 3/5] drivers: pinctrl: msm: enable PDC interrupt only during suspend Lina Iyer
2018-09-22 16:29 ` Marc Zyngier
2018-09-22 17:09 ` Lina Iyer
2018-09-23 9:47 ` Marc Zyngier
2018-09-24 15:35 ` Lina Iyer
2018-09-04 21:18 ` [PATCH v3 4/5] drivers: pinctrl: qcom: sdm845: support GPIO wakeup from suspend Lina Iyer
2018-09-04 21:18 ` [PATCH v3 5/5] arm64: dts: qcom: add wake up interrupts for GPIOs for SDM845 Lina Iyer
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=d3ae0124-fa15-dd5c-cfe0-0c6701dad73e@arm.com \
--to=marc.zyngier@arm.com \
--cc=andy.gross@linaro.org \
--cc=bjorn.andersson@linaro.org \
--cc=devicetree@vger.kernel.org \
--cc=dianders@chromium.org \
--cc=evgreen@chromium.org \
--cc=ilina@codeaurora.org \
--cc=linus.walleij@linaro.org \
--cc=linux-arm-msm@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=rnayak@codeaurora.org \
--cc=rplsssn@codeaurora.org \
--cc=sboyd@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).