From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-wm1-f47.google.com (mail-wm1-f47.google.com [209.85.128.47]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E15601F4C87 for ; Fri, 11 Apr 2025 14:29:06 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.47 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1744381750; cv=none; b=nmFQfCb6dnhbxsA2qQ4I5/5l4LtDZea9HjwCoVAxzBF1pdMYMRESg8myargniNQLQZaG6+FplBp6V+eZPBdlFKt4WWeiDSmHPChvplvwKCazuBdQvF+fLtY+lMfQadSbuUOjSmY3a4QG8cnQb8fJdMFXBeLRFlniEVXrkR8de/E= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1744381750; c=relaxed/simple; bh=bhizy26eG/So0sRXK/OKdBRBEZzylaC/kbJZbrp/KY8=; h=Message-ID:Date:MIME-Version:Subject:To:Cc:References:From: In-Reply-To:Content-Type; b=NJBXaTDHvEzv8sLSJL/mjqR6j/bb9HP1VlsmuQk9+U6n7Drm/m2J+pBYwi8gRvSooWIua1GA4yuDcf7AfDFiXp2IXOxjqLy1PtIGg64oQanEUV+5DqLqkJidSv/qEtQmDV7gRJxoieD6OD0bFV6ejkoBmOzztV3TypILQMPCwMw= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=tuxon.dev; spf=pass smtp.mailfrom=tuxon.dev; dkim=pass (2048-bit key) header.d=tuxon.dev header.i=@tuxon.dev header.b=VtqG51qG; arc=none smtp.client-ip=209.85.128.47 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=tuxon.dev Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=tuxon.dev Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=tuxon.dev header.i=@tuxon.dev header.b="VtqG51qG" Received: by mail-wm1-f47.google.com with SMTP id 5b1f17b1804b1-43cfba466b2so21081695e9.3 for ; Fri, 11 Apr 2025 07:29:06 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=tuxon.dev; s=google; t=1744381745; x=1744986545; darn=vger.kernel.org; h=content-transfer-encoding:in-reply-to:content-language:from :references:cc:to:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=HDVClodjbP7WgqfOUXGhJYRlrZjTGCEuJa62uKxhb0I=; b=VtqG51qGVYEdxFLFveN+0VRtV0vo109SXrLlySOW/Tt82xHJuYP/weBDmQX2YtSOYr 2KWk0wAMHkaYFj8QnkPnTtAbEqrbOsErrcsk1BlU/RnQ5KtDxqKSQxJb4l7dqh5ZM/eO s2esx5zOY1Bj1MxawAAFBK0JL68HbltyEtPKrEAlKHv1c06U1HjzD/MUco65nWbT/gjk UIkTpXh75XkQnqkgf6yXehxRKMgxsCi5FMfYWHQmNR/X7LzvO6Ztq3dzOMQdriYyJMNp 9APNwtIoNSZxjfHqfSbB3KbM1m91uIoVudMMq9vbDkI5buoP0PZFLJhym0ofQgsCUO3A wGsA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1744381745; x=1744986545; h=content-transfer-encoding:in-reply-to:content-language:from :references:cc:to:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=HDVClodjbP7WgqfOUXGhJYRlrZjTGCEuJa62uKxhb0I=; b=kC4YgstztIPMPgHsBxMEwG6Oa36AF//BtF4F3UeEsLtsARBe6bQ5xFRXIgGsKGocZ2 mBDb8EmCJodq7W/1IfczElTfs5tKtGVIOte+HnX/6khDjvopZmiR8THBZ5Wwaw1AECqA KvL/25qMeh4HAvD/RaAzxf49cFG4+j1XpOljHhdhnwMaFA3wWz3cI8fgwJnJfbETulzC Me77Xb56+uUBht5ia5+4jNf7w8nXyvCCcmtBpJ6JlaWfi9iDm3nwZy+T5Ttzkq3U0kjK 4g2wgKwQTyV5b/mkEW/r6lNcnOYRbVmLTGlc9UEWRzW+lhEJQl6JdZWnS68XFlsY1Nvo 8K7g== X-Forwarded-Encrypted: i=1; AJvYcCX6KtjaIxd5D0Xr5qolLo7OzZEYUyh4+Xxxqk7GG1PoVdvNy76x24SvwbpONRjugz7nAYD8VWI9yWm8@vger.kernel.org X-Gm-Message-State: AOJu0YzMc0TJB2oCWg+OGXRIEakhDt+AY4ToGA5d/db7gzXI6kkqKnme GZDTXGWbYE5zJofO5Ih0JWj/dnwkmEWVMrQSFK6YhqLfdqIUZ8AwlMJKfDuGbAw= X-Gm-Gg: ASbGncvy/EoMjVnrwJg88sXcZy6bDIJY23qCUSIH8pbkuHl0IRvApsMZpAYRSGmbMul ov4l1w1ofAI12vsh59DJFxwvztBmu9Kv2aiRAH6acD3+iOa090a5nWNjYA4Rnt7Dcoo5v8Fb9iA UEv1nfbQGquMtroh6a7kHMhur5iNi7/fZRNVo6yYEMWBOKKMqrhiNyKB2R8Ygim0kWwPsd0DqMg 9KfNuszuDDAJ/vRVvEP6xcym0yfJzEtyszC9l0u+0T1AV2WskG5ELYUoRTDNLkqGOxhA5MnpIyB /WNG8bNXaJqJ/Tk9pVVpO1SBz0mZ5Do0V5KzSKJL47W7jkfb X-Google-Smtp-Source: AGHT+IEMd+8lqysG6izH7R/apKkjPjImt5zgqWC5HaUT+WT21VIlA4YDnTZixy/Lp0r7GGgQ19nKwg== X-Received: by 2002:a05:600c:4f45:b0:43c:fffc:7855 with SMTP id 5b1f17b1804b1-43f3a959a54mr30766125e9.15.1744381744274; Fri, 11 Apr 2025 07:29:04 -0700 (PDT) Received: from [192.168.50.4] ([82.78.167.57]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-43f2338d757sm85173315e9.5.2025.04.11.07.29.02 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 11 Apr 2025 07:29:03 -0700 (PDT) Message-ID: Date: Fri, 11 Apr 2025 17:29:01 +0300 Precedence: bulk X-Mailing-List: devicetree@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH 3/6] ARM: dts: microchip: sama7d65: Add FLEXCOMs to sama7d65 SoC To: Ryan.Wanner@microchip.com, andrew+netdev@lunn.ch, davem@davemloft.net, edumazet@google.com, kuba@kernel.org, pabeni@redhat.com, robh@kernel.org, krzk+dt@kernel.org, onor+dt@kernel.org, alexandre.belloni@bootlin.com Cc: nicolas.ferre@microchip.com, netdev@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org References: From: Claudiu Beznea Content-Language: en-US In-Reply-To: Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit Hi, Ryan, On 01.04.2025 19:13, Ryan.Wanner@microchip.com wrote: > From: Ryan Wanner > > Add FLEXCOMs to the SAMA7D65 SoC device tree. > > Signed-off-by: Ryan Wanner > --- > arch/arm/boot/dts/microchip/sama7d65.dtsi | 267 ++++++++++++++++++++++ > 1 file changed, 267 insertions(+) > > diff --git a/arch/arm/boot/dts/microchip/sama7d65.dtsi b/arch/arm/boot/dts/microchip/sama7d65.dtsi > index cd17b838e179..9f453c686dc6 100644 > --- a/arch/arm/boot/dts/microchip/sama7d65.dtsi > +++ b/arch/arm/boot/dts/microchip/sama7d65.dtsi > @@ -217,6 +217,199 @@ pit64b1: timer@e1804000 { > clock-names = "pclk", "gclk"; > }; > > + flx0: flexcom@e1820000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe1820000 0x200>; > + ranges = <0x0 0xe1820000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 34>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + uart0: serial@200 { > + compatible = "microchip,sama7d65-usart", "atmel,at91sam9260-usart"; > + reg = <0x200 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 34>; > + clock-names = "usart"; > + dmas = <&dma1 AT91_XDMAC_DT_PERID(6)>, > + <&dma1 AT91_XDMAC_DT_PERID(5)>; This here ^ should be aligned with the "<" on the previous line. Same for the rest of dmas on this file. > + dma-names = "tx", "rx"; > + atmel,use-dma-rx; > + atmel,use-dma-tx; > + atmel,usart-mode = ; > + status = "disabled"; > + }; > + > + i2c0: i2c@600 { > + compatible = "microchip,sama7d65-i2c", "microchip,sam9x60-i2c"; > + reg = <0x600 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 34>; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(6)>, > + <&dma0 AT91_XDMAC_DT_PERID(5)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + }; > + > + flx1: flexcom@e1824000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe1824000 0x200>; > + ranges = <0x0 0xe1824000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 35>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + spi1: spi@400 { > + compatible = "microchip,sama7d65-spi", "atmel,at91rm9200-spi"; > + reg = <0x400 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 35>; > + clock-names = "spi_clk"; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; Vendor specific properties should be placed at the end of the node. > + dmas = <&dma0 AT91_XDMAC_DT_PERID(8)>, > + <&dma0 AT91_XDMAC_DT_PERID(7)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + > + i2c1: i2c@600 { > + compatible = "microchip,sama7d65-i2c", "microchip,sam9x60-i2c"; > + reg = <0x600 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 35>; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(8)>, > + <&dma0 AT91_XDMAC_DT_PERID(7)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + }; > + > + flx2: flexcom@e1828000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe1828000 0x200>; > + ranges = <0x0 0xe1828000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 36>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + uart2: serial@200 { > + compatible = "microchip,sama7d65-usart", "atmel,at91sam9260-usart"; > + reg = <0x200 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 36>; > + clock-names = "usart"; > + dmas = <&dma1 AT91_XDMAC_DT_PERID(10)>, > + <&dma1 AT91_XDMAC_DT_PERID(9)>; > + dma-names = "tx", "rx"; > + atmel,use-dma-rx; > + atmel,use-dma-tx; > + atmel,usart-mode = ; > + status = "disabled"; > + }; > + }; > + > + flx3: flexcom@e182c000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe182c000 0x200>; > + ranges = <0x0 0xe182c000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 37>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + i2c3: i2c@600 { > + compatible = "microchip,sama7d65-i2c", "microchip,sam9x60-i2c"; > + reg = <0x600 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 37>; > + #address-cells = <1>; > + #size-cells = <1>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(12)>, > + <&dma0 AT91_XDMAC_DT_PERID(11)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + > + }; > + > + flx4: flexcom@e2018000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe2018000 0x200>; > + ranges = <0x0 0xe2018000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 38>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + uart4: serial@200 { > + compatible = "microchip,sama7d65-usart", "atmel,at91sam9260-usart"; > + reg = <0x200 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 38>; > + clock-names = "usart"; > + dmas = <&dma1 AT91_XDMAC_DT_PERID(14)>, > + <&dma1 AT91_XDMAC_DT_PERID(13)>; > + dma-names = "tx", "rx"; > + atmel,use-dma-rx; > + atmel,use-dma-tx; > + atmel,fifo-size = <16>; > + atmel,usart-mode = ; > + status = "disabled"; > + }; > + > + spi4: spi@400 { > + compatible = "microchip,sama7d65-spi", "atmel,at91rm9200-spi"; > + reg = <0x400 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 38>; > + clock-names = "spi_clk"; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(14)>, > + <&dma0 AT91_XDMAC_DT_PERID(13)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + }; > + > + flx5: flexcom@e201c000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe201c000 0x200>; > + ranges = <0x0 0xe201c000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 39>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + i2c5: i2c@600 { > + compatible = "microchip,sama7d65-i2c", "microchip,sam9x60-i2c"; > + reg = <0x600 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 39>; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(16)>, > + <&dma0 AT91_XDMAC_DT_PERID(15)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + }; > + > flx6: flexcom@e2020000 { > compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > reg = <0xe2020000 0x200>; > @@ -238,6 +431,80 @@ uart6: serial@200 { > }; > }; > > + flx7: flexcom@e2024000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe2024000 0x200>; > + ranges = <0x0 0xe2024000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 41>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + uart7: serial@200 { > + compatible = "microchip,sama7d65-usart", "atmel,at91sam9260-usart"; > + reg = <0x200 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 41>; > + clock-names = "usart"; > + dmas = <&dma1 AT91_XDMAC_DT_PERID(20)>, > + <&dma1 AT91_XDMAC_DT_PERID(19)>; > + dma-names = "tx", "rx"; > + atmel,use-dma-rx; > + atmel,use-dma-tx; > + atmel,fifo-size = <16>; > + atmel,usart-mode = ; > + status = "disabled"; > + }; > + }; > + > + flx8: flexcom@e281c000{ Missing space here -------------------^ As these are mainly cosmetics I will adjust while applying. Thank you, Claudiu > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe281c000 0x200>; > + ranges = <0x0 0xe281c000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 42>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + i2c8: i2c@600 { > + compatible = "microchip,sama7d65-i2c", "microchip,sam9x60-i2c"; > + reg = <0x600 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 42>; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(22)>, > + <&dma0 AT91_XDMAC_DT_PERID(21)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + }; > + > + flx9: flexcom@e2820000 { > + compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > + reg = <0xe2820000 0x200>; > + ranges = <0x0 0xe281c000 0x800>; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 43>; > + #address-cells = <1>; > + #size-cells = <1>; > + status = "disabled"; > + > + i2c9: i2c@600 { > + compatible = "microchip,sama7d65-i2c", "microchip,sam9x60-i2c"; > + reg = <0x600 0x200>; > + interrupts = ; > + clocks = <&pmc PMC_TYPE_PERIPHERAL 43>; > + #address-cells = <1>; > + #size-cells = <0>; > + atmel,fifo-size = <32>; > + dmas = <&dma0 AT91_XDMAC_DT_PERID(24)>, > + <&dma0 AT91_XDMAC_DT_PERID(23)>; > + dma-names = "tx", "rx"; > + status = "disabled"; > + }; > + }; > + > flx10: flexcom@e2824000 { > compatible = "microchip,sama7d65-flexcom", "atmel,sama5d2-flexcom"; > reg = <0xe2824000 0x200>;