From mboxrd@z Thu Jan 1 00:00:00 1970 From: Gabriel Fernandez Subject: Re: [PATCH 1/6] clk: stm32f4: Add PLL_I2S & PLL_SAI for STM32F429/469 boards Date: Tue, 8 Nov 2016 09:35:58 +0100 Message-ID: References: <1478523943-23142-1-git-send-email-gabriel.fernandez@st.com> <1478523943-23142-2-git-send-email-gabriel.fernandez@st.com> Mime-Version: 1.0 Content-Type: text/plain; charset="utf-8"; format=flowed Content-Transfer-Encoding: 8bit Return-path: In-Reply-To: Sender: linux-clk-owner@vger.kernel.org To: =?UTF-8?Q?Rados=c5=82aw_Pietrzyk?= Cc: Rob Herring , Mark Rutland , Russell King , Maxime Coquelin , Alexandre Torgue , Michael Turquette , Stephen Boyd , Nicolas Pitre , Arnd Bergmann , Daniel Thompson , Andrea Merello , devicetree@vger.kernel.org, amelie.delaunay@st.com, kernel@stlinux.com, olivier.bideau@st.com, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, ludovic.barre@st.com, linux-arm-kernel@lists.infradead.org List-Id: devicetree@vger.kernel.org Hi Radosław Many thanks for reviewing. On 11/07/2016 03:57 PM, Radosław Pietrzyk wrote: >> +static struct clk_hw *clk_register_pll_div(const char *name, >> + const char *parent_name, unsigned long flags, >> + void __iomem *reg, u8 shift, u8 width, >> + u8 clk_divider_flags, const struct clk_div_table *table, >> + struct clk_hw *pll_hw, spinlock_t *lock) >> +{ >> + struct stm32f4_pll_div *pll_div; >> + struct clk_hw *hw; >> + struct clk_init_data init; >> + int ret; >> + >> + /* allocate the divider */ >> + pll_div = kzalloc(sizeof(*pll_div), GFP_KERNEL); >> + if (!pll_div) >> + return ERR_PTR(-ENOMEM); >> + >> + init.name = name; >> + init.ops = &stm32f4_pll_div_ops; >> + init.flags = flags; > Maybe it's worth to have CLK_SET_RATE_PARENT here and the VCO clock > should have CLK_SET_RATE_GATE flag and we can get rid of custom > divider ops. I don't want to offer the possibility to change the vco clock through the divisor of the pll (only by a boot-loader or by DT). e.g. if i make a set rate on lcd-tft clock, i don't want to change the SAI frequencies. I used same structure for internal divisors of the pll (p, q, r) and for post divisors (plli2s-q-div, pllsai-q-div & pllsai-r-div). That why the CLK_SET_RATE_PARENT flag is transmit by parameter. These divisors are similar because we have to switch off the pll before changing the rate. > > >> -static void stm32f4_rcc_register_pll(const char *hse_clk, const char *hsi_clk) >> + >> +static struct clk_hw *stm32f4_rcc_register_pll(const char *pllsrc, >> + const struct stm32f4_pll_data *data, spinlock_t *lock) >> { >> - unsigned long pllcfgr = readl(base + STM32F4_RCC_PLLCFGR); >> + struct stm32f4_pll *pll; >> + struct clk_init_data init = { NULL }; >> + void __iomem *reg; >> + struct clk_hw *pll_hw; >> + int ret; >> + >> + pll = kzalloc(sizeof(*pll), GFP_KERNEL); >> + if (!pll) >> + return ERR_PTR(-ENOMEM); >> + >> + init.name = data->vco_name; >> + init.ops = &stm32f4_pll_gate_ops; >> + init.flags = CLK_IGNORE_UNUSED; > CLK_SET_RATE_GATE here > > Moreover why not having VCO as a composite clock from gate and mult ? Yes, that sounds a good idea. > According to docs SAI VCO (don't know about I2S ) must be within > certain range so clk_set_rate_range should be somewhere.