* [PATCH v7 0/3] Enable X-Gene standby GPIO as interrupt controller
@ 2016-02-17 13:15 Quan Nguyen
2016-02-17 13:15 ` [PATCH v7 1/3] gpio: xgene: " Quan Nguyen
` (2 more replies)
0 siblings, 3 replies; 10+ messages in thread
From: Quan Nguyen @ 2016-02-17 13:15 UTC (permalink / raw)
To: linus.walleij, linux-gpio, devicetree, linux-arm-kernel,
Thomas Gleixner, Jason Cooper, Marc Zyngier
Cc: Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian,
patches, Quan Nguyen
V7 Changes:
- Update Documentation
V6 Changes:
- Remove redundant irq_ack and irq_shutdown entries
V5 Changes:
- Add optional properties to describe HW specifics
- Use irq_create_fwspec_mapping() instead of low level functions
- Move gpiochip_lock_as_irq() to activate method
- Remove redundant checks
- Add optional HW properties description to DT binding document
- Update "interrupts" property description in DT binding document.
V4 Changes:
- Convert to hierarchical irq domain
V3 Changes:
- Picking up from version 2 of "Y Vo <yvo@apm.com>"
- Get HW resource information from DT
- Avoid keeping parent IRQ controller
V2 Changes:
- Support X-Gene standby GPIO as an interrupt controller.
Quan Nguyen (3):
gpio: xgene: Enable X-Gene standby GPIO as interrupt controller
Documentation: gpio: Update description for X-Gene standby GPIO
controller DTS binding
arm64: dts: Update X-Gene standby GPIO controller DTS entries
.../devicetree/bindings/gpio/gpio-xgene-sb.txt | 47 +++-
arch/arm64/boot/dts/apm/apm-storm.dtsi | 3 +
drivers/gpio/gpio-xgene-sb.c | 265 ++++++++++++++++++---
3 files changed, 276 insertions(+), 39 deletions(-)
--
1.7.12.4
^ permalink raw reply [flat|nested] 10+ messages in thread* [PATCH v7 1/3] gpio: xgene: Enable X-Gene standby GPIO as interrupt controller 2016-02-17 13:15 [PATCH v7 0/3] Enable X-Gene standby GPIO as interrupt controller Quan Nguyen @ 2016-02-17 13:15 ` Quan Nguyen 2016-02-19 9:11 ` Linus Walleij [not found] ` <1455714909-3027-1-git-send-email-qnguyen-qTEPVZfXA3Y@public.gmane.org> 2016-02-17 13:15 ` [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries Quan Nguyen 2 siblings, 1 reply; 10+ messages in thread From: Quan Nguyen @ 2016-02-17 13:15 UTC (permalink / raw) To: linus.walleij, linux-gpio, devicetree, linux-arm-kernel, Thomas Gleixner, Jason Cooper, Marc Zyngier Cc: Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches, Quan Nguyen Enable X-Gene standby GPIO controller as interrupt controller to provide its own resources. This avoids ambiguity where GIC interrupt resource is use as X-Gene standby GPIO interrupt resource in user driver. Signed-off-by: Y Vo <yvo@apm.com> Signed-off-by: Quan Nguyen <qnguyen@apm.com> Acked-by: Marc Zyngier <marc.zyngier@arm.com> --- drivers/gpio/gpio-xgene-sb.c | 265 +++++++++++++++++++++++++++++++++++++------ 1 file changed, 233 insertions(+), 32 deletions(-) diff --git a/drivers/gpio/gpio-xgene-sb.c b/drivers/gpio/gpio-xgene-sb.c index 282004d..b993b86 100644 --- a/drivers/gpio/gpio-xgene-sb.c +++ b/drivers/gpio/gpio-xgene-sb.c @@ -2,8 +2,9 @@ * AppliedMicro X-Gene SoC GPIO-Standby Driver * * Copyright (c) 2014, Applied Micro Circuits Corporation - * Author: Tin Huynh <tnhuynh@apm.com>. - * Y Vo <yvo@apm.com>. + * Author: Tin Huynh <tnhuynh@apm.com>. + * Y Vo <yvo@apm.com>. + * Quan Nguyen <qnguyen@apm.com>. * * This program is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License as published by the @@ -28,9 +29,14 @@ #include "gpiolib.h" -#define XGENE_MAX_GPIO_DS 22 -#define XGENE_MAX_GPIO_DS_IRQ 6 +/* Common property names */ +#define XGENE_NIRQ_PROPERTY "apm,nr-irqs" +#define XGENE_NGPIO_PROPERTY "apm,nr-gpios" +#define XGENE_IRQ_START_PROPERTY "apm,irq-start" +#define XGENE_DFLT_MAX_NGPIO 22 +#define XGENE_DFLT_MAX_NIRQ 6 +#define XGENE_DFLT_IRQ_START_PIN 8 #define GPIO_MASK(x) (1U << ((x) % 32)) #define MPA_GPIO_INT_LVL 0x0290 @@ -39,19 +45,32 @@ #define MPA_GPIO_IN_ADDR 0x02a4 #define MPA_GPIO_SEL_LO 0x0294 +#define GPIO_INT_LEVEL_H 0x000001 +#define GPIO_INT_LEVEL_L 0x000000 + /** * struct xgene_gpio_sb - GPIO-Standby private data structure. * @gc: memory-mapped GPIO controllers. - * @irq: Mapping GPIO pins and interrupt number - * nirq: Number of GPIO pins that supports interrupt + * @regs: GPIO register base offset + * @irq_domain: GPIO interrupt domain + * @irq_start: GPIO pin that start support interrupt + * @nirq: Number of GPIO pins that supports interrupt + * @parent_irq_base: Start parent HWIRQ */ struct xgene_gpio_sb { struct gpio_chip gc; - u32 *irq; - u32 nirq; + void __iomem *regs; + struct irq_domain *irq_domain; + u16 irq_start; + u16 nirq; + u16 parent_irq_base; }; -static void xgene_gpio_set_bit(struct gpio_chip *gc, void __iomem *reg, u32 gpio, int val) +#define HWIRQ_TO_GPIO(priv, hwirq) ((hwirq) + (priv)->irq_start) +#define GPIO_TO_HWIRQ(priv, gpio) ((gpio) - (priv)->irq_start) + +static void xgene_gpio_set_bit(struct gpio_chip *gc, + void __iomem *reg, u32 gpio, int val) { u32 data; @@ -63,23 +82,170 @@ static void xgene_gpio_set_bit(struct gpio_chip *gc, void __iomem *reg, u32 gpio gc->write_reg(reg, data); } -static int apm_gpio_sb_to_irq(struct gpio_chip *gc, u32 gpio) +static int xgene_gpio_sb_irq_set_type(struct irq_data *d, unsigned int type) +{ + struct xgene_gpio_sb *priv = irq_data_get_irq_chip_data(d); + int gpio = HWIRQ_TO_GPIO(priv, d->hwirq); + int lvl_type = GPIO_INT_LEVEL_H; + + switch (type & IRQ_TYPE_SENSE_MASK) { + case IRQ_TYPE_EDGE_RISING: + case IRQ_TYPE_LEVEL_HIGH: + lvl_type = GPIO_INT_LEVEL_H; + break; + case IRQ_TYPE_EDGE_FALLING: + case IRQ_TYPE_LEVEL_LOW: + lvl_type = GPIO_INT_LEVEL_L; + break; + default: + break; + } + + xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_SEL_LO, + gpio * 2, 1); + xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_INT_LVL, + d->hwirq, lvl_type); + + /* Propagate IRQ type setting to parent */ + if (type & IRQ_TYPE_EDGE_BOTH) + return irq_chip_set_type_parent(d, IRQ_TYPE_EDGE_RISING); + else + return irq_chip_set_type_parent(d, IRQ_TYPE_LEVEL_HIGH); +} + +static struct irq_chip xgene_gpio_sb_irq_chip = { + .name = "sbgpio", + .irq_eoi = irq_chip_eoi_parent, + .irq_mask = irq_chip_mask_parent, + .irq_unmask = irq_chip_unmask_parent, + .irq_set_type = xgene_gpio_sb_irq_set_type, +}; + +static int xgene_gpio_sb_to_irq(struct gpio_chip *gc, u32 gpio) { struct xgene_gpio_sb *priv = gpiochip_get_data(gc); + struct irq_fwspec fwspec; + + if ((gpio < priv->irq_start) || + (gpio > HWIRQ_TO_GPIO(priv, priv->nirq))) + return -ENXIO; + + if (gc->parent->of_node) + fwspec.fwnode = of_node_to_fwnode(gc->parent->of_node); + else + fwspec.fwnode = gc->parent->fwnode; + fwspec.param_count = 2; + fwspec.param[0] = GPIO_TO_HWIRQ(priv, gpio); + fwspec.param[1] = IRQ_TYPE_NONE; + return irq_create_fwspec_mapping(&fwspec); +} + +static void xgene_gpio_sb_domain_activate(struct irq_domain *d, + struct irq_data *irq_data) +{ + struct xgene_gpio_sb *priv = d->host_data; + u32 gpio = HWIRQ_TO_GPIO(priv, irq_data->hwirq); + + if (gpiochip_lock_as_irq(&priv->gc, gpio)) { + dev_err(priv->gc.parent, + "Unable to configure XGene GPIO standby pin %d as IRQ\n", + gpio); + return; + } + + xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_SEL_LO, + gpio * 2, 1); +} + +static void xgene_gpio_sb_domain_deactivate(struct irq_domain *d, + struct irq_data *irq_data) +{ + struct xgene_gpio_sb *priv = d->host_data; + u32 gpio = HWIRQ_TO_GPIO(priv, irq_data->hwirq); + + gpiochip_unlock_as_irq(&priv->gc, gpio); + xgene_gpio_set_bit(&priv->gc, priv->regs + MPA_GPIO_SEL_LO, + gpio * 2, 0); +} + +static int xgene_gpio_sb_domain_translate(struct irq_domain *d, + struct irq_fwspec *fwspec, + unsigned long *hwirq, + unsigned int *type) +{ + struct xgene_gpio_sb *priv = d->host_data; - if (priv->irq[gpio]) - return priv->irq[gpio]; + if ((fwspec->param_count != 2) || + (fwspec->param[0] >= priv->nirq)) + return -EINVAL; + *hwirq = fwspec->param[0]; + *type = fwspec->param[1]; + return 0; +} + +static int xgene_gpio_sb_domain_alloc(struct irq_domain *domain, + unsigned int virq, + unsigned int nr_irqs, void *data) +{ + struct irq_fwspec *fwspec = data; + struct irq_fwspec parent_fwspec; + struct xgene_gpio_sb *priv = domain->host_data; + irq_hw_number_t hwirq; + unsigned int i; + + hwirq = fwspec->param[0]; + for (i = 0; i < nr_irqs; i++) + irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i, + &xgene_gpio_sb_irq_chip, priv); + + parent_fwspec.fwnode = domain->parent->fwnode; + if (is_of_node(parent_fwspec.fwnode)) { + parent_fwspec.param_count = 3; + parent_fwspec.param[0] = 0;/* SPI */ + /* Skip SGIs and PPIs*/ + parent_fwspec.param[1] = hwirq + priv->parent_irq_base - 32; + parent_fwspec.param[2] = fwspec->param[1]; + } else if (is_fwnode_irqchip(parent_fwspec.fwnode)) { + parent_fwspec.param_count = 2; + parent_fwspec.param[0] = hwirq + priv->parent_irq_base; + parent_fwspec.param[1] = fwspec->param[1]; + } else + return -EINVAL; + + return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, + &parent_fwspec); +} + +static void xgene_gpio_sb_domain_free(struct irq_domain *domain, + unsigned int virq, + unsigned int nr_irqs) +{ + struct irq_data *d; + unsigned int i; - return -ENXIO; + for (i = 0; i < nr_irqs; i++) { + d = irq_domain_get_irq_data(domain, virq + i); + irq_domain_reset_irq_data(d); + } } +static const struct irq_domain_ops xgene_gpio_sb_domain_ops = { + .translate = xgene_gpio_sb_domain_translate, + .alloc = xgene_gpio_sb_domain_alloc, + .free = xgene_gpio_sb_domain_free, + .activate = xgene_gpio_sb_domain_activate, + .deactivate = xgene_gpio_sb_domain_deactivate, +}; + static int xgene_gpio_sb_probe(struct platform_device *pdev) { struct xgene_gpio_sb *priv; - u32 ret, i; - u32 default_lines[] = {0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D}; + u32 ret; struct resource *res; void __iomem *regs; + struct irq_domain *parent_domain = NULL; + struct fwnode_handle *fwnode; + u32 val32; priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); if (!priv) @@ -90,6 +256,18 @@ static int xgene_gpio_sb_probe(struct platform_device *pdev) if (IS_ERR(regs)) return PTR_ERR(regs); + priv->regs = regs; + + ret = platform_get_irq(pdev, 0); + if (ret > 0) { + priv->parent_irq_base = irq_get_irq_data(ret)->hwirq; + parent_domain = irq_get_irq_data(ret)->domain; + } + if (!parent_domain) { + dev_err(&pdev->dev, "unable to obtain parent domain\n"); + return -ENODEV; + } + ret = bgpio_init(&priv->gc, &pdev->dev, 4, regs + MPA_GPIO_IN_ADDR, regs + MPA_GPIO_OUT_ADDR, NULL, @@ -97,30 +275,51 @@ static int xgene_gpio_sb_probe(struct platform_device *pdev) if (ret) return ret; - priv->gc.to_irq = apm_gpio_sb_to_irq; - priv->gc.ngpio = XGENE_MAX_GPIO_DS; + priv->gc.to_irq = xgene_gpio_sb_to_irq; - priv->nirq = XGENE_MAX_GPIO_DS_IRQ; + /* Retrieve start irq pin, use default if property not found */ + priv->irq_start = XGENE_DFLT_IRQ_START_PIN; + if (!device_property_read_u32(&pdev->dev, + XGENE_IRQ_START_PROPERTY, &val32)) + priv->irq_start = val32; - priv->irq = devm_kzalloc(&pdev->dev, sizeof(u32) * XGENE_MAX_GPIO_DS, - GFP_KERNEL); - if (!priv->irq) - return -ENOMEM; + /* Retrieve number irqs, use default if property not found */ + priv->nirq = XGENE_DFLT_MAX_NIRQ; + if (!device_property_read_u32(&pdev->dev, XGENE_NIRQ_PROPERTY, &val32)) + priv->nirq = val32; - for (i = 0; i < priv->nirq; i++) { - priv->irq[default_lines[i]] = platform_get_irq(pdev, i); - xgene_gpio_set_bit(&priv->gc, regs + MPA_GPIO_SEL_LO, - default_lines[i] * 2, 1); - xgene_gpio_set_bit(&priv->gc, regs + MPA_GPIO_INT_LVL, i, 1); - } + /* Retrieve number gpio, use default if property not found */ + priv->gc.ngpio = XGENE_DFLT_MAX_NGPIO; + if (!device_property_read_u32(&pdev->dev, XGENE_NGPIO_PROPERTY, &val32)) + priv->gc.ngpio = val32; + + dev_info(&pdev->dev, "Support %d gpios, %d irqs start from pin %d\n", + priv->gc.ngpio, priv->nirq, priv->irq_start); platform_set_drvdata(pdev, priv); - ret = gpiochip_add_data(&priv->gc, priv); - if (ret) - dev_err(&pdev->dev, "failed to register X-Gene GPIO Standby driver\n"); + if (pdev->dev.of_node) + fwnode = of_node_to_fwnode(pdev->dev.of_node); else - dev_info(&pdev->dev, "X-Gene GPIO Standby driver registered\n"); + fwnode = pdev->dev.fwnode; + + priv->irq_domain = irq_domain_create_hierarchy(parent_domain, + 0, priv->nirq, fwnode, + &xgene_gpio_sb_domain_ops, priv); + if (!priv->irq_domain) + return -ENODEV; + + priv->gc.irqdomain = priv->irq_domain; + + ret = gpiochip_add_data(&priv->gc, priv); + if (ret) { + dev_err(&pdev->dev, + "failed to register X-Gene GPIO Standby driver\n"); + irq_domain_remove(priv->irq_domain); + return ret; + } + + dev_info(&pdev->dev, "X-Gene GPIO Standby driver registered\n"); if (priv->nirq > 0) { /* Register interrupt handlers for gpio signaled acpi events */ @@ -138,6 +337,8 @@ static int xgene_gpio_sb_remove(struct platform_device *pdev) acpi_gpiochip_free_interrupts(&priv->gc); } + irq_domain_remove(priv->irq_domain); + gpiochip_remove(&priv->gc); return 0; } -- 1.7.12.4 ^ permalink raw reply related [flat|nested] 10+ messages in thread
* Re: [PATCH v7 1/3] gpio: xgene: Enable X-Gene standby GPIO as interrupt controller 2016-02-17 13:15 ` [PATCH v7 1/3] gpio: xgene: " Quan Nguyen @ 2016-02-19 9:11 ` Linus Walleij 2016-02-19 13:45 ` Quan Nguyen 0 siblings, 1 reply; 10+ messages in thread From: Linus Walleij @ 2016-02-19 9:11 UTC (permalink / raw) To: Quan Nguyen Cc: linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Thomas Gleixner, Jason Cooper, Marc Zyngier, Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches On Wed, Feb 17, 2016 at 2:15 PM, Quan Nguyen <qnguyen@apm.com> wrote: > Enable X-Gene standby GPIO controller as interrupt controller to provide > its own resources. This avoids ambiguity where GIC interrupt resource is > use as X-Gene standby GPIO interrupt resource in user driver. > > Signed-off-by: Y Vo <yvo@apm.com> > Signed-off-by: Quan Nguyen <qnguyen@apm.com> > Acked-by: Marc Zyngier <marc.zyngier@arm.com> Sweet! Patch applied. Yours, Linus Walleij ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH v7 1/3] gpio: xgene: Enable X-Gene standby GPIO as interrupt controller 2016-02-19 9:11 ` Linus Walleij @ 2016-02-19 13:45 ` Quan Nguyen 0 siblings, 0 replies; 10+ messages in thread From: Quan Nguyen @ 2016-02-19 13:45 UTC (permalink / raw) To: Linus Walleij Cc: linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Thomas Gleixner, Jason Cooper, Marc Zyngier, Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches Thanks Linus and Marc. On Fri, Feb 19, 2016 at 4:11 PM, Linus Walleij <linus.walleij@linaro.org> wrote: > On Wed, Feb 17, 2016 at 2:15 PM, Quan Nguyen <qnguyen@apm.com> wrote: > >> Enable X-Gene standby GPIO controller as interrupt controller to provide >> its own resources. This avoids ambiguity where GIC interrupt resource is >> use as X-Gene standby GPIO interrupt resource in user driver. >> >> Signed-off-by: Y Vo <yvo@apm.com> >> Signed-off-by: Quan Nguyen <qnguyen@apm.com> >> Acked-by: Marc Zyngier <marc.zyngier@arm.com> > > Sweet! Patch applied. > > Yours, > Linus Walleij ^ permalink raw reply [flat|nested] 10+ messages in thread
[parent not found: <1455714909-3027-1-git-send-email-qnguyen-qTEPVZfXA3Y@public.gmane.org>]
* [PATCH v7 2/3] Documentation: gpio: Update description for X-Gene standby GPIO controller DTS binding [not found] ` <1455714909-3027-1-git-send-email-qnguyen-qTEPVZfXA3Y@public.gmane.org> @ 2016-02-17 13:15 ` Quan Nguyen 2016-02-19 9:13 ` Linus Walleij 0 siblings, 1 reply; 10+ messages in thread From: Quan Nguyen @ 2016-02-17 13:15 UTC (permalink / raw) To: linus.walleij-QSEj5FYQhm4dnm+yROfE0A, linux-gpio-u79uwXL29TY76Z2rM5mHXA, devicetree-u79uwXL29TY76Z2rM5mHXA, linux-arm-kernel-IAPFreCvJWM7uuMidbF8XUB+6BGkLq7r, Thomas Gleixner, Jason Cooper, Marc Zyngier Cc: Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches-qTEPVZfXA3Y, Quan Nguyen Update description for X-Gene standby GPIO controller DTS binding to support GPIO line configuration as input, output or external IRQ pin. Signed-off-by: Y Vo <yvo-qTEPVZfXA3Y@public.gmane.org> Signed-off-by: Quan Nguyen <qnguyen-qTEPVZfXA3Y@public.gmane.org> --- .../devicetree/bindings/gpio/gpio-xgene-sb.txt | 47 ++++++++++++++++++---- 1 file changed, 40 insertions(+), 7 deletions(-) diff --git a/Documentation/devicetree/bindings/gpio/gpio-xgene-sb.txt b/Documentation/devicetree/bindings/gpio/gpio-xgene-sb.txt index dae1300..5490c1d 100644 --- a/Documentation/devicetree/bindings/gpio/gpio-xgene-sb.txt +++ b/Documentation/devicetree/bindings/gpio/gpio-xgene-sb.txt @@ -1,10 +1,20 @@ APM X-Gene Standby GPIO controller bindings -This is a gpio controller in the standby domain. - -There are 20 GPIO pins from 0..21. There is no GPIO_DS14 or GPIO_DS15, -only GPIO_DS8..GPIO_DS13 support interrupts. The IRQ mapping -is currently 1-to-1 on interrupts 0x28 thru 0x2d. +This is a gpio controller in the standby domain. It also supports interrupt in +some particular pins which are sourced to its parent interrupt controller +as diagram below: + +-----------------+ + | X-Gene standby | + | GPIO controller +------ GPIO_0 ++------------+ | | ... +| Parent IRQ | EXT_INT_0 | +------ GPIO_8/EXT_INT_0 +| controller | (SPI40) | | ... +| (GICv2) +--------------+ +------ GPIO_[N+8]/EXT_INT_N +| | ... | | +| | EXT_INT_N | +------ GPIO_[N+9] +| | (SPI[40 + N])| | ... +| +--------------+ +------ GPIO_MAX ++------------+ +-----------------+ Required properties: - compatible: "apm,xgene-gpio-sb" for the X-Gene Standby GPIO controller @@ -15,10 +25,18 @@ Required properties: 0 = active high 1 = active low - gpio-controller: Marks the device node as a GPIO controller. -- interrupts: Shall contain exactly 6 interrupts. +- interrupts: The EXT_INT_0 parent interrupt resource must be listed first. +- interrupt-parent: Phandle of the parent interrupt controller. +- interrupt-cells: Should be two. + - first cell is 0-N coresponding for EXT_INT_0 to EXT_INT_N. + - second cell is used to specify flags. +- interrupt-controller: Marks the device node as an interrupt controller. +- apm,nr-gpios: Optional, specify number of gpios pin. +- apm,nr-irqs: Optional, specify number of interrupt pins. +- apm,irq-start: Optional, specify lowest gpio pin support interrupt. Example: - sbgpio: sbgpio@17001000 { + sbgpio: gpio@17001000{ compatible = "apm,xgene-gpio-sb"; reg = <0x0 0x17001000 0x0 0x400>; #gpio-cells = <2>; @@ -29,4 +47,19 @@ Example: <0x0 0x2b 0x1>, <0x0 0x2c 0x1>, <0x0 0x2d 0x1>; + interrupt-parent = <&gic>; + #interrupt-cells = <2>; + interrupt-controller; + apm,nr-gpios = <22>; + apm,nr-irqs = <6>; + apm,irq-start = <8>; + }; + + testuser { + compatible = "example,testuser"; + /* Use the GPIO_13/EXT_INT_5 line as an active high triggered + * level interrupt + */ + interrupts = <5 4>; + interrupt-parent = <&sbgpio>; }; -- 1.7.12.4 -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo-u79uwXL29TY76Z2rM5mHXA@public.gmane.org More majordomo info at http://vger.kernel.org/majordomo-info.html ^ permalink raw reply related [flat|nested] 10+ messages in thread
* Re: [PATCH v7 2/3] Documentation: gpio: Update description for X-Gene standby GPIO controller DTS binding 2016-02-17 13:15 ` [PATCH v7 2/3] Documentation: gpio: Update description for X-Gene standby GPIO controller DTS binding Quan Nguyen @ 2016-02-19 9:13 ` Linus Walleij 0 siblings, 0 replies; 10+ messages in thread From: Linus Walleij @ 2016-02-19 9:13 UTC (permalink / raw) To: Quan Nguyen Cc: linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Thomas Gleixner, Jason Cooper, Marc Zyngier, Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches On Wed, Feb 17, 2016 at 2:15 PM, Quan Nguyen <qnguyen@apm.com> wrote: > Update description for X-Gene standby GPIO controller DTS binding to > support GPIO line configuration as input, output or external IRQ pin. > > Signed-off-by: Y Vo <yvo@apm.com> > Signed-off-by: Quan Nguyen <qnguyen@apm.com> Patch applied. But I cut down the subject line a bit. Yours, Linus Walleij ^ permalink raw reply [flat|nested] 10+ messages in thread
* [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries 2016-02-17 13:15 [PATCH v7 0/3] Enable X-Gene standby GPIO as interrupt controller Quan Nguyen 2016-02-17 13:15 ` [PATCH v7 1/3] gpio: xgene: " Quan Nguyen [not found] ` <1455714909-3027-1-git-send-email-qnguyen-qTEPVZfXA3Y@public.gmane.org> @ 2016-02-17 13:15 ` Quan Nguyen 2016-02-19 9:14 ` Linus Walleij 2 siblings, 1 reply; 10+ messages in thread From: Quan Nguyen @ 2016-02-17 13:15 UTC (permalink / raw) To: linus.walleij, linux-gpio, devicetree, linux-arm-kernel, Thomas Gleixner, Jason Cooper, Marc Zyngier Cc: Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches, Quan Nguyen Update APM X-Gene standby GPIO controller DTS entries to enable it as interrupt controller. Signed-off-by: Y Vo <yvo@apm.com> Signed-off-by: Quan Nguyen <qnguyen@apm.com> --- arch/arm64/boot/dts/apm/apm-storm.dtsi | 3 +++ 1 file changed, 3 insertions(+) diff --git a/arch/arm64/boot/dts/apm/apm-storm.dtsi b/arch/arm64/boot/dts/apm/apm-storm.dtsi index fe30f76..0f733da 100644 --- a/arch/arm64/boot/dts/apm/apm-storm.dtsi +++ b/arch/arm64/boot/dts/apm/apm-storm.dtsi @@ -883,6 +883,9 @@ <0x0 0x2b 0x1>, <0x0 0x2c 0x1>, <0x0 0x2d 0x1>; + interrupt-parent = <&gic>; + #interrupt-cells = <2>; + interrupt-controller; }; rtc: rtc@10510000 { -- 1.7.12.4 ^ permalink raw reply related [flat|nested] 10+ messages in thread
* Re: [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries 2016-02-17 13:15 ` [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries Quan Nguyen @ 2016-02-19 9:14 ` Linus Walleij [not found] ` <CACRpkdav6UXn41UnWvWR4zjYN=QtkNJknihr+YnHu3rXbkPBBw-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org> 0 siblings, 1 reply; 10+ messages in thread From: Linus Walleij @ 2016-02-19 9:14 UTC (permalink / raw) To: Quan Nguyen Cc: linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Thomas Gleixner, Jason Cooper, Marc Zyngier, Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches On Wed, Feb 17, 2016 at 2:15 PM, Quan Nguyen <qnguyen@apm.com> wrote: > Update APM X-Gene standby GPIO controller DTS entries to enable it > as interrupt controller. > > Signed-off-by: Y Vo <yvo@apm.com> > Signed-off-by: Quan Nguyen <qnguyen@apm.com> Reviewed-by: Linus Walleij <linus.walleij@linaro.org> Please funnel this patch through the ARM SoC tree with all other DTS files. Yours, Linus Walleij ^ permalink raw reply [flat|nested] 10+ messages in thread
[parent not found: <CACRpkdav6UXn41UnWvWR4zjYN=QtkNJknihr+YnHu3rXbkPBBw-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>]
* Re: [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries [not found] ` <CACRpkdav6UXn41UnWvWR4zjYN=QtkNJknihr+YnHu3rXbkPBBw-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org> @ 2016-02-19 13:47 ` Quan Nguyen 2016-02-19 17:44 ` Loc Ho 0 siblings, 1 reply; 10+ messages in thread From: Quan Nguyen @ 2016-02-19 13:47 UTC (permalink / raw) To: Linus Walleij Cc: linux-gpio-u79uwXL29TY76Z2rM5mHXA@public.gmane.org, devicetree-u79uwXL29TY76Z2rM5mHXA@public.gmane.org, linux-arm-kernel-IAPFreCvJWM7uuMidbF8XUB+6BGkLq7r@public.gmane.org, Thomas Gleixner, Jason Cooper, Marc Zyngier, Y Vo, Phong Vo, Loc Ho, Feng Kan, Duc Dang, Iyappan Subramanian, patches On Fri, Feb 19, 2016 at 4:14 PM, Linus Walleij <linus.walleij-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org> wrote: > On Wed, Feb 17, 2016 at 2:15 PM, Quan Nguyen <qnguyen-qTEPVZfXA3Y@public.gmane.org> wrote: > >> Update APM X-Gene standby GPIO controller DTS entries to enable it >> as interrupt controller. >> >> Signed-off-by: Y Vo <yvo-qTEPVZfXA3Y@public.gmane.org> >> Signed-off-by: Quan Nguyen <qnguyen-qTEPVZfXA3Y@public.gmane.org> > > Reviewed-by: Linus Walleij <linus.walleij-QSEj5FYQhm4dnm+yROfE0A@public.gmane.org> > > Please funnel this patch through the ARM SoC tree with all other > DTS files. Let me do it and resend. Thanks, -- Quan -- To unsubscribe from this list: send the line "unsubscribe devicetree" in the body of a message to majordomo-u79uwXL29TY76Z2rM5mHXA@public.gmane.org More majordomo info at http://vger.kernel.org/majordomo-info.html ^ permalink raw reply [flat|nested] 10+ messages in thread
* Re: [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries 2016-02-19 13:47 ` Quan Nguyen @ 2016-02-19 17:44 ` Loc Ho 0 siblings, 0 replies; 10+ messages in thread From: Loc Ho @ 2016-02-19 17:44 UTC (permalink / raw) To: Quan Nguyen Cc: Linus Walleij, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Thomas Gleixner, Jason Cooper, Marc Zyngier, Y Vo, Phong Vo, Feng Kan, Duc Dang, Iyappan Subramanian, patches Hi Quan, On Fri, Feb 19, 2016 at 5:47 AM, Quan Nguyen <qnguyen@apm.com> wrote: > On Fri, Feb 19, 2016 at 4:14 PM, Linus Walleij <linus.walleij@linaro.org> wrote: >> On Wed, Feb 17, 2016 at 2:15 PM, Quan Nguyen <qnguyen@apm.com> wrote: >> >>> Update APM X-Gene standby GPIO controller DTS entries to enable it >>> as interrupt controller. >>> >>> Signed-off-by: Y Vo <yvo@apm.com> >>> Signed-off-by: Quan Nguyen <qnguyen@apm.com> >> >> Reviewed-by: Linus Walleij <linus.walleij@linaro.org> >> >> Please funnel this patch through the ARM SoC tree with all other >> DTS files. > > Let me do it and resend. Duc will pull this into xgene-next GIT for Olof to pull. -Loc ^ permalink raw reply [flat|nested] 10+ messages in thread
end of thread, other threads:[~2016-02-19 17:44 UTC | newest]
Thread overview: 10+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2016-02-17 13:15 [PATCH v7 0/3] Enable X-Gene standby GPIO as interrupt controller Quan Nguyen
2016-02-17 13:15 ` [PATCH v7 1/3] gpio: xgene: " Quan Nguyen
2016-02-19 9:11 ` Linus Walleij
2016-02-19 13:45 ` Quan Nguyen
[not found] ` <1455714909-3027-1-git-send-email-qnguyen-qTEPVZfXA3Y@public.gmane.org>
2016-02-17 13:15 ` [PATCH v7 2/3] Documentation: gpio: Update description for X-Gene standby GPIO controller DTS binding Quan Nguyen
2016-02-19 9:13 ` Linus Walleij
2016-02-17 13:15 ` [PATCH v7 3/3] arm64: dts: Update X-Gene standby GPIO controller DTS entries Quan Nguyen
2016-02-19 9:14 ` Linus Walleij
[not found] ` <CACRpkdav6UXn41UnWvWR4zjYN=QtkNJknihr+YnHu3rXbkPBBw-JsoAwUIsXosN+BqQ9rBEUg@public.gmane.org>
2016-02-19 13:47 ` Quan Nguyen
2016-02-19 17:44 ` Loc Ho
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox; as well as URLs for NNTP newsgroup(s).