From: Conor Dooley <conor@kernel.org>
To: "Duje Mihanović" <duje.mihanovic@skole.hr>
Cc: Robert Jarzmik <robert.jarzmik@free.fr>,
Linus Walleij <linus.walleij@linaro.org>,
Bartosz Golaszewski <brgl@bgdev.pl>,
Andy Shevchenko <andy@kernel.org>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@kernel.org>, Rob Herring <robh+dt@kernel.org>,
Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>,
Conor Dooley <conor+dt@kernel.org>,
Lubomir Rintel <lkundrak@v3.sk>,
Catalin Marinas <catalin.marinas@arm.com>,
Will Deacon <will@kernel.org>, Kees Cook <keescook@chromium.org>,
Tony Luck <tony.luck@intel.com>,
"Guilherme G. Piccoli" <gpiccoli@igalia.com>,
linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org,
linux-clk@vger.kernel.org, devicetree@vger.kernel.org,
linux-arm-kernel@lists.infradead.org,
linux-hardening@vger.kernel.org,
~postmarketos/upstreaming@lists.sr.ht,
phone-devel@vger.kernel.org, afaerber@suse.de, balejk@matfyz.cz
Subject: Re: [PATCH RESEND v5 3/8] dt-bindings: clock: Add Marvell PXA1908 clock bindings
Date: Sat, 30 Sep 2023 10:30:24 +0100 [thread overview]
Message-ID: <20230930-purr-catchable-7149ee271df9@spud> (raw)
In-Reply-To: <20230929-pxa1908-lkml-v5-3-5aa5a1109c5f@skole.hr>
[-- Attachment #1: Type: text/plain, Size: 5344 bytes --]
On Fri, Sep 29, 2023 at 05:41:59PM +0200, Duje Mihanović wrote:
> Add dt bindings and documentation for the Marvell PXA1908 clock
> controller.
>
> Signed-off-by: Duje Mihanović <duje.mihanovic@skole.hr>
Reviewed-by: Conor Dooley <conor.dooley@microchip.com>
Thanks,
Conor.
> ---
> .../devicetree/bindings/clock/marvell,pxa1908.yaml | 48 ++++++++++++
> include/dt-bindings/clock/marvell,pxa1908.h | 88 ++++++++++++++++++++++
> 2 files changed, 136 insertions(+)
>
> diff --git a/Documentation/devicetree/bindings/clock/marvell,pxa1908.yaml b/Documentation/devicetree/bindings/clock/marvell,pxa1908.yaml
> new file mode 100644
> index 000000000000..4e78933232b6
> --- /dev/null
> +++ b/Documentation/devicetree/bindings/clock/marvell,pxa1908.yaml
> @@ -0,0 +1,48 @@
> +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
> +%YAML 1.2
> +---
> +$id: http://devicetree.org/schemas/clock/marvell,pxa1908.yaml#
> +$schema: http://devicetree.org/meta-schemas/core.yaml#
> +
> +title: Marvell PXA1908 Clock Controllers
> +
> +maintainers:
> + - Duje Mihanović <duje.mihanovic@skole.hr>
> +
> +description: |
> + The PXA1908 clock subsystem generates and supplies clock to various
> + controllers within the PXA1908 SoC. The PXA1908 contains numerous clock
> + controller blocks, with the ones currently supported being APBC, APBCP, MPMU
> + and APMU roughly corresponding to internal buses.
> +
> + All these clock identifiers could be found in <include/dt-bindings/marvell,pxa1908.h>.
> +
> +properties:
> + compatible:
> + enum:
> + - marvell,pxa1908-apbc
> + - marvell,pxa1908-apbcp
> + - marvell,pxa1908-mpmu
> + - marvell,pxa1908-apmu
> +
> + reg:
> + maxItems: 1
> +
> + '#clock-cells':
> + const: 1
> +
> +required:
> + - compatible
> + - reg
> + - '#clock-cells'
> +
> +additionalProperties: false
> +
> +examples:
> + # APMU block:
> + - |
> + clock-controller@d4282800 {
> + compatible = "marvell,pxa1908-apmu";
> + reg = <0xd4282800 0x400>;
> + #clock-cells = <1>;
> + };
> diff --git a/include/dt-bindings/clock/marvell,pxa1908.h b/include/dt-bindings/clock/marvell,pxa1908.h
> new file mode 100644
> index 000000000000..fb15b0d0cd4c
> --- /dev/null
> +++ b/include/dt-bindings/clock/marvell,pxa1908.h
> @@ -0,0 +1,88 @@
> +/* SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause */
> +#ifndef __DTS_MARVELL_PXA1908_CLOCK_H
> +#define __DTS_MARVELL_PXA1908_CLOCK_H
> +
> +/* plls */
> +#define PXA1908_CLK_CLK32 1
> +#define PXA1908_CLK_VCTCXO 2
> +#define PXA1908_CLK_PLL1_624 3
> +#define PXA1908_CLK_PLL1_416 4
> +#define PXA1908_CLK_PLL1_499 5
> +#define PXA1908_CLK_PLL1_832 6
> +#define PXA1908_CLK_PLL1_1248 7
> +#define PXA1908_CLK_PLL1_D2 8
> +#define PXA1908_CLK_PLL1_D4 9
> +#define PXA1908_CLK_PLL1_D8 10
> +#define PXA1908_CLK_PLL1_D16 11
> +#define PXA1908_CLK_PLL1_D6 12
> +#define PXA1908_CLK_PLL1_D12 13
> +#define PXA1908_CLK_PLL1_D24 14
> +#define PXA1908_CLK_PLL1_D48 15
> +#define PXA1908_CLK_PLL1_D96 16
> +#define PXA1908_CLK_PLL1_D13 17
> +#define PXA1908_CLK_PLL1_32 18
> +#define PXA1908_CLK_PLL1_208 19
> +#define PXA1908_CLK_PLL1_117 20
> +#define PXA1908_CLK_PLL1_416_GATE 21
> +#define PXA1908_CLK_PLL1_624_GATE 22
> +#define PXA1908_CLK_PLL1_832_GATE 23
> +#define PXA1908_CLK_PLL1_1248_GATE 24
> +#define PXA1908_CLK_PLL1_D2_GATE 25
> +#define PXA1908_CLK_PLL1_499_EN 26
> +#define PXA1908_CLK_PLL2VCO 27
> +#define PXA1908_CLK_PLL2 28
> +#define PXA1908_CLK_PLL2P 29
> +#define PXA1908_CLK_PLL2VCODIV3 30
> +#define PXA1908_CLK_PLL3VCO 31
> +#define PXA1908_CLK_PLL3 32
> +#define PXA1908_CLK_PLL3P 33
> +#define PXA1908_CLK_PLL3VCODIV3 34
> +#define PXA1908_CLK_PLL4VCO 35
> +#define PXA1908_CLK_PLL4 36
> +#define PXA1908_CLK_PLL4P 37
> +#define PXA1908_CLK_PLL4VCODIV3 38
> +
> +/* apb (apbc) peripherals */
> +#define PXA1908_CLK_UART0 1
> +#define PXA1908_CLK_UART1 2
> +#define PXA1908_CLK_GPIO 3
> +#define PXA1908_CLK_PWM0 4
> +#define PXA1908_CLK_PWM1 5
> +#define PXA1908_CLK_PWM2 6
> +#define PXA1908_CLK_PWM3 7
> +#define PXA1908_CLK_SSP0 8
> +#define PXA1908_CLK_SSP1 9
> +#define PXA1908_CLK_IPC_RST 10
> +#define PXA1908_CLK_RTC 11
> +#define PXA1908_CLK_TWSI0 12
> +#define PXA1908_CLK_KPC 13
> +#define PXA1908_CLK_SWJTAG 14
> +#define PXA1908_CLK_SSP2 15
> +#define PXA1908_CLK_TWSI1 16
> +#define PXA1908_CLK_THERMAL 17
> +#define PXA1908_CLK_TWSI3 18
> +
> +/* apb (apbcp) peripherals */
> +#define PXA1908_CLK_UART2 1
> +#define PXA1908_CLK_TWSI2 2
> +#define PXA1908_CLK_AICER 3
> +
> +/* axi (apmu) peripherals */
> +#define PXA1908_CLK_CCIC1 1
> +#define PXA1908_CLK_ISP 2
> +#define PXA1908_CLK_DSI1 3
> +#define PXA1908_CLK_DISP1 4
> +#define PXA1908_CLK_CCIC0 5
> +#define PXA1908_CLK_SDH0 6
> +#define PXA1908_CLK_SDH1 7
> +#define PXA1908_CLK_USB 8
> +#define PXA1908_CLK_NF 9
> +#define PXA1908_CLK_CORE_DEBUG 10
> +#define PXA1908_CLK_VPU 11
> +#define PXA1908_CLK_GC 12
> +#define PXA1908_CLK_SDH2 13
> +#define PXA1908_CLK_GC2D 14
> +#define PXA1908_CLK_TRACE 15
> +#define PXA1908_CLK_DVC_DFC_DEBUG 16
> +
> +#endif
>
> --
> 2.42.0
>
>
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 228 bytes --]
next prev parent reply other threads:[~2023-09-30 9:30 UTC|newest]
Thread overview: 15+ messages / expand[flat|nested] mbox.gz Atom feed top
2023-09-29 15:41 [PATCH RESEND v5 0/8] Initial Marvell PXA1908 support Duje Mihanović
2023-09-29 15:41 ` [PATCH RESEND v5 1/8] gpio: pxa: disable pinctrl calls for MMP_GPIO Duje Mihanović
2023-10-02 7:19 ` Bartosz Golaszewski
2023-09-29 15:41 ` [PATCH RESEND v5 2/8] clk: mmp: Switch to use struct u32_fract instead of custom one Duje Mihanović
2023-09-29 21:50 ` Linus Walleij
2023-09-29 15:41 ` [PATCH RESEND v5 3/8] dt-bindings: clock: Add Marvell PXA1908 clock bindings Duje Mihanović
2023-09-30 9:30 ` Conor Dooley [this message]
2023-09-29 15:42 ` [PATCH RESEND v5 4/8] clk: mmp: Add Marvell PXA1908 clock driver Duje Mihanović
2023-09-29 15:42 ` [PATCH RESEND v5 5/8] dt-bindings: marvell: Document PXA1908 SoC Duje Mihanović
2023-09-29 15:42 ` [PATCH RESEND v5 6/8] arm64: Kconfig.platforms: Add config for Marvell PXA1908 platform Duje Mihanović
2023-09-29 15:42 ` [PATCH RESEND v5 7/8] arm64: dts: Add DTS for Marvell PXA1908 and samsung,coreprimevelte Duje Mihanović
2023-09-29 22:05 ` Linus Walleij
2023-09-30 8:25 ` Duje Mihanović
2023-09-30 15:37 ` Linus Walleij
2023-09-29 15:42 ` [PATCH RESEND v5 8/8] MAINTAINERS: add myself as Marvell PXA1908 maintainer Duje Mihanović
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20230930-purr-catchable-7149ee271df9@spud \
--to=conor@kernel.org \
--cc=afaerber@suse.de \
--cc=andy@kernel.org \
--cc=balejk@matfyz.cz \
--cc=brgl@bgdev.pl \
--cc=catalin.marinas@arm.com \
--cc=conor+dt@kernel.org \
--cc=devicetree@vger.kernel.org \
--cc=duje.mihanovic@skole.hr \
--cc=gpiccoli@igalia.com \
--cc=keescook@chromium.org \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=linus.walleij@linaro.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-gpio@vger.kernel.org \
--cc=linux-hardening@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=lkundrak@v3.sk \
--cc=mturquette@baylibre.com \
--cc=phone-devel@vger.kernel.org \
--cc=robert.jarzmik@free.fr \
--cc=robh+dt@kernel.org \
--cc=sboyd@kernel.org \
--cc=tony.luck@intel.com \
--cc=will@kernel.org \
--cc=~postmarketos/upstreaming@lists.sr.ht \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).