From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 1601FCDB47E for ; Wed, 18 Oct 2023 09:01:08 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229499AbjJRJBI (ORCPT ); Wed, 18 Oct 2023 05:01:08 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:34284 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229510AbjJRJBG (ORCPT ); Wed, 18 Oct 2023 05:01:06 -0400 Received: from mail-lf1-x132.google.com (mail-lf1-x132.google.com [IPv6:2a00:1450:4864:20::132]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id AA162F7 for ; Wed, 18 Oct 2023 02:01:04 -0700 (PDT) Received: by mail-lf1-x132.google.com with SMTP id 2adb3069b0e04-50435ad51bbso8697746e87.2 for ; Wed, 18 Oct 2023 02:01:04 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1697619663; x=1698224463; darn=vger.kernel.org; h=content-transfer-encoding:in-reply-to:from:references:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=ZSpFNZO1arwmkyx+97hJB9n0j7JKmTEsg8eKLgN5W3I=; b=i0tapi9TzuJqMU124OQHL800D8HbfGbf7QPdhWt0OrKNRLNXIEki04cMf1Hj7cvWyi FznfgWnEoc9i6W8UrRxJRIYPHh3xajvt8ZuL8qdPX56IHqCs2CXRlPtT/il2aN7AoK6r WoWHYKazfnaVhzx9A6hSTIbaFntzU4Tcu0nyQtBykBK8wPjSD9+iNyC0Q+7mxN9vGyzy AEuTEpziO55hvRw6lawafd1i2O8CyRLCdAbuWvWek/metUaRQV1HtGqBbSJLdYnhqkcf cSzLGLekQJ4VF04tnFjyZnj3XnPnx9f9E4oq6+JV53Mb/+hR6uZDy7BVqvXLY8/L31Ay HXUw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1697619663; x=1698224463; h=content-transfer-encoding:in-reply-to:from:references:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=ZSpFNZO1arwmkyx+97hJB9n0j7JKmTEsg8eKLgN5W3I=; b=OkGcJCTGaRhFJFjWMRb8HqdrIWvxcfYnbYdPhYqvHe2AbSScBK1yyvUM8e/hilaMUW lZftoiXRIoziAt43V8RP+vvMcQCf8C6XKH6ojvjzY1VbEvVIFukUg1jPo9MK/JksIRF6 hwB+fYyny2yT6gcGhFjsyv12mZOfSHZteUFxB5Scd6IOtwokBvVbFNQDCd/hsTMOLRvf eX6htsUXnwtCkewB7xUNEt3BPMcT68ewOjWB+mF9nsG+x2+PBZ7zDL0ij9gJHOjAFNez gzEbsTOv0AQ4l/zA6fdvU+/9xpLGLwNpmfm+THiq9EXo04ioeBBxbJocycQ3mwyijjC1 /uGQ== X-Gm-Message-State: AOJu0Yx7GljG/ydZHO3mgadXLYaxhOrB69R20nju1ZGYU3CVACgCUtQa 69BtiLV4Z7HS9l65jD+EqxBMQQ== X-Google-Smtp-Source: AGHT+IHfuSChl3m67DXdnoev5ggVFiwYwf9ghGOeVq7b/O0ZW2jEVoLQJADhG06GtJH0kVLil/+4mg== X-Received: by 2002:ac2:4d86:0:b0:500:d970:6541 with SMTP id g6-20020ac24d86000000b00500d9706541mr3290410lfe.39.1697619662481; Wed, 18 Oct 2023 02:01:02 -0700 (PDT) Received: from [172.30.204.55] (UNUSED.212-182-62-129.lubman.net.pl. [212.182.62.129]) by smtp.gmail.com with ESMTPSA id h41-20020a0565123ca900b004fbc82dd1a5sm619906lfv.13.2023.10.18.02.01.01 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Wed, 18 Oct 2023 02:01:02 -0700 (PDT) Message-ID: <62645ba4-ab4a-491e-a9d8-6b7faebbb8cd@linaro.org> Date: Wed, 18 Oct 2023 11:00:59 +0200 MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v2 2/2] pinctrl: qcom: lpass-lpi: allow slew rate bit in main pin config register Content-Language: en-US To: Krzysztof Kozlowski , Andy Gross , Bjorn Andersson , Linus Walleij , linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org References: <20231013145935.220945-1-krzysztof.kozlowski@linaro.org> <20231013145935.220945-3-krzysztof.kozlowski@linaro.org> From: Konrad Dybcio In-Reply-To: <20231013145935.220945-3-krzysztof.kozlowski@linaro.org> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-gpio@vger.kernel.org On 10/13/23 16:59, Krzysztof Kozlowski wrote: > Existing Qualcomm SoCs have the LPASS pin controller slew rate control > in separate register, however this will change with upcoming Qualcomm > SoCs. The slew rate will be part of the main register for pin > configuration, thus second device IO address space is not needed. > > Prepare for supporting new SoCs by adding flag customizing the driver > behavior for slew rate. > > Signed-off-by: Krzysztof Kozlowski > > --- > > Changes in v2: > 1. Reversed xmas tree > > v1: https://lore.kernel.org/all/20230901090224.27770-1-krzysztof.kozlowski@linaro.org/ > --- Only because I know it'll be used soon: Reviewed-by: Konrad Dybcio Konrad