* [PATCH V2] i2c-designware: Mask all interrupts during i2c controller enable
@ 2014-04-10 23:03 Du, Wenkai
2014-04-11 9:29 ` Westerberg, Mika
[not found] ` <7286EAF50D3F4E4AADE7FEECEBF8B5A547FF93E0-8oqHQFITsIHTXloPLtfHfbfspsVTdybXVpNB7YpNyf8@public.gmane.org>
0 siblings, 2 replies; 3+ messages in thread
From: Du, Wenkai @ 2014-04-10 23:03 UTC (permalink / raw)
To: 'linux-i2c-u79uwXL29TY76Z2rM5mHXA@public.gmane.org'
Cc: 'Wolfram Sang', Westerberg, Mika,
'linux-kernel-u79uwXL29TY76Z2rM5mHXA@public.gmane.org'
Hi all,
Updated problem descriptions from Mika's feedback and new test data:
There have been "i2c_designware 80860F41:00: controller timed out" errors
on a number of Baytrail platforms. The issue is caused by incorrect value in
Interrupt Mask Register (DW_IC_INTR_MASK) when i2c core is being enabled.
This causes call to __i2c_dw_enable() to immediately start the transfer which
leads to timeout. There are 3 failure modes observed:
1. Failure in S0 to S3 resume path
The default value after reset for DW_IC_INTR_MASK is 0x8ff. When we start
the first transaction after resuming from system sleep, TX_EMPTY interrupt
is already unmasked because of the hardware default.
2. Failure in normal operational path
This failure happens rarely and is hard to reproduce. Debug trace showed that
DW_IC_INTR_MASK had value of 0x254 when failure occurred, which meant
TX_EMPTY was unmasked.
2. Failure in S3 to S0 suspend path
This failure also happens rarely and is hard to reproduce. Adding debug trace
that read DW_IC_INTR_MASK made this failure not reproducible. But from ISR
call trace we could conclude TX_EMPTY was unmasked when problem occurred.
The patch masks all interrupts before the controller is enabled to resolve the
faulty DW_IC_INTR_MASK conditions.
Signed-off-by: Wenkai Du <wenkai.du-ral2JQCrhuEAvxtiuMwx3w@public.gmane.org>
---
drivers/i2c/busses/i2c-designware-core.c | 3 +++
1 file changed, 3 insertions(+)
diff --git a/drivers/i2c/busses/i2c-designware-core.c b/drivers/i2c/busses/i2c-designware-core.c
index 14c4b30..71a3fa9 100644
--- a/drivers/i2c/busses/i2c-designware-core.c
+++ b/drivers/i2c/busses/i2c-designware-core.c
@@ -417,6 +417,9 @@ static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
*/
dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
+ /* disable interrupts */
+ i2c_dw_disable_int(dev);
+
/* Enable the adapter */
__i2c_dw_enable(dev, true);
--
1.7.9.5
^ permalink raw reply related [flat|nested] 3+ messages in thread
* Re: [PATCH V2] i2c-designware: Mask all interrupts during i2c controller enable
2014-04-10 23:03 [PATCH V2] i2c-designware: Mask all interrupts during i2c controller enable Du, Wenkai
@ 2014-04-11 9:29 ` Westerberg, Mika
[not found] ` <7286EAF50D3F4E4AADE7FEECEBF8B5A547FF93E0-8oqHQFITsIHTXloPLtfHfbfspsVTdybXVpNB7YpNyf8@public.gmane.org>
1 sibling, 0 replies; 3+ messages in thread
From: Westerberg, Mika @ 2014-04-11 9:29 UTC (permalink / raw)
To: Du, Wenkai
Cc: 'linux-i2c@vger.kernel.org', 'Wolfram Sang',
'linux-kernel@vger.kernel.org'
On Fri, Apr 11, 2014 at 02:03:19AM +0300, Du, Wenkai wrote:
> Hi all,
>
> Updated problem descriptions from Mika's feedback and new test data:
>
> There have been "i2c_designware 80860F41:00: controller timed out" errors
> on a number of Baytrail platforms. The issue is caused by incorrect value in
> Interrupt Mask Register (DW_IC_INTR_MASK) when i2c core is being enabled.
> This causes call to __i2c_dw_enable() to immediately start the transfer which
> leads to timeout. There are 3 failure modes observed:
>
> 1. Failure in S0 to S3 resume path
>
> The default value after reset for DW_IC_INTR_MASK is 0x8ff. When we start
> the first transaction after resuming from system sleep, TX_EMPTY interrupt
> is already unmasked because of the hardware default.
>
> 2. Failure in normal operational path
>
> This failure happens rarely and is hard to reproduce. Debug trace showed that
> DW_IC_INTR_MASK had value of 0x254 when failure occurred, which meant
> TX_EMPTY was unmasked.
>
> 2. Failure in S3 to S0 suspend path
This should probably be 3.
> This failure also happens rarely and is hard to reproduce. Adding debug trace
> that read DW_IC_INTR_MASK made this failure not reproducible. But from ISR
> call trace we could conclude TX_EMPTY was unmasked when problem occurred.
>
>
> The patch masks all interrupts before the controller is enabled to resolve the
> faulty DW_IC_INTR_MASK conditions.
>
> Signed-off-by: Wenkai Du <wenkai.du@intel.com>
Acked-by: Mika Westerberg <mika.westerberg@linux.intel.com>
^ permalink raw reply [flat|nested] 3+ messages in thread
[parent not found: <7286EAF50D3F4E4AADE7FEECEBF8B5A547FF93E0-8oqHQFITsIHTXloPLtfHfbfspsVTdybXVpNB7YpNyf8@public.gmane.org>]
* Re: [PATCH V2] i2c-designware: Mask all interrupts during i2c controller enable
[not found] ` <7286EAF50D3F4E4AADE7FEECEBF8B5A547FF93E0-8oqHQFITsIHTXloPLtfHfbfspsVTdybXVpNB7YpNyf8@public.gmane.org>
@ 2014-05-14 15:53 ` Wolfram Sang
0 siblings, 0 replies; 3+ messages in thread
From: Wolfram Sang @ 2014-05-14 15:53 UTC (permalink / raw)
To: Du, Wenkai
Cc: 'linux-i2c-u79uwXL29TY76Z2rM5mHXA@public.gmane.org',
Westerberg, Mika,
'linux-kernel-u79uwXL29TY76Z2rM5mHXA@public.gmane.org'
[-- Attachment #1: Type: text/plain, Size: 1662 bytes --]
On Thu, Apr 10, 2014 at 11:03:19PM +0000, Du, Wenkai wrote:
> Hi all,
>
> Updated problem descriptions from Mika's feedback and new test data:
>
> There have been "i2c_designware 80860F41:00: controller timed out" errors
> on a number of Baytrail platforms. The issue is caused by incorrect value in
> Interrupt Mask Register (DW_IC_INTR_MASK) when i2c core is being enabled.
> This causes call to __i2c_dw_enable() to immediately start the transfer which
> leads to timeout. There are 3 failure modes observed:
>
> 1. Failure in S0 to S3 resume path
>
> The default value after reset for DW_IC_INTR_MASK is 0x8ff. When we start
> the first transaction after resuming from system sleep, TX_EMPTY interrupt
> is already unmasked because of the hardware default.
>
> 2. Failure in normal operational path
>
> This failure happens rarely and is hard to reproduce. Debug trace showed that
> DW_IC_INTR_MASK had value of 0x254 when failure occurred, which meant
> TX_EMPTY was unmasked.
>
> 2. Failure in S3 to S0 suspend path
>
> This failure also happens rarely and is hard to reproduce. Adding debug trace
> that read DW_IC_INTR_MASK made this failure not reproducible. But from ISR
> call trace we could conclude TX_EMPTY was unmasked when problem occurred.
>
>
> The patch masks all interrupts before the controller is enabled to resolve the
> faulty DW_IC_INTR_MASK conditions.
>
> Signed-off-by: Wenkai Du <wenkai.du-ral2JQCrhuEAvxtiuMwx3w@public.gmane.org>
Fixed the commit message and improved the comment to:
/* enforce disabled interrupts (due to HW issues) */"
Applied to for-current, thanks!
[-- Attachment #2: Digital signature --]
[-- Type: application/pgp-signature, Size: 836 bytes --]
^ permalink raw reply [flat|nested] 3+ messages in thread
end of thread, other threads:[~2014-05-14 15:53 UTC | newest]
Thread overview: 3+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2014-04-10 23:03 [PATCH V2] i2c-designware: Mask all interrupts during i2c controller enable Du, Wenkai
2014-04-11 9:29 ` Westerberg, Mika
[not found] ` <7286EAF50D3F4E4AADE7FEECEBF8B5A547FF93E0-8oqHQFITsIHTXloPLtfHfbfspsVTdybXVpNB7YpNyf8@public.gmane.org>
2014-05-14 15:53 ` Wolfram Sang
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).