From mboxrd@z Thu Jan 1 00:00:00 1970 From: =?UTF-8?Q?Rados=C5=82aw_Pietrzyk?= Subject: Re: [PATCH] i2c: stm32: Fixes multibyte transfer for STM32F4 I2C controller Date: Thu, 12 Oct 2017 11:55:45 +0200 Message-ID: References: <1507722788-31224-1-git-send-email-radoslaw.pietrzyk@gmail.com> <990c3275-35b3-68da-453c-d1a80e867df7@st.com> Mime-Version: 1.0 Content-Type: text/plain; charset="UTF-8" Return-path: Received: from mail-lf0-f66.google.com ([209.85.215.66]:52571 "EHLO mail-lf0-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1750907AbdJLJzs (ORCPT ); Thu, 12 Oct 2017 05:55:48 -0400 In-Reply-To: <990c3275-35b3-68da-453c-d1a80e867df7@st.com> Sender: linux-i2c-owner@vger.kernel.org List-Id: linux-i2c@vger.kernel.org To: Pierre Yves MORDRET Cc: Wolfram Sang , Maxime Coquelin , Alexandre Torgue , "open list:I2C SUBSYSTEM" , "moderated list:ARM/STM32 ARCHITECTURE" , open list It looks like there is a use case when IRQ handler is delayed a bit and the logic in the driver does not work. What is the real root cause I don't know. 2017-10-12 11:31 GMT+02:00 Pierre Yves MORDRET : > > > On 10/11/2017 01:53 PM, Radoslaw Pietrzyk wrote: >> Do not read data on RXNE but on BTF only due to HW >> synchronisation problems and NACKing read data too early. >> It was found during testing of stmpe811 touchscreen driver. >> > > Would you mind to explain what is behind "hw sync issue" you've seen ? > >> Signed-off-by: Radoslaw Pietrzyk >> --- >> drivers/i2c/busses/i2c-stm32f4.c | 11 +---------- >> 1 file changed, 1 insertion(+), 10 deletions(-) >> >> diff --git a/drivers/i2c/busses/i2c-stm32f4.c b/drivers/i2c/busses/i2c-stm32f4.c >> index 4ec1084..86bcf4c 100644 >> --- a/drivers/i2c/busses/i2c-stm32f4.c >> +++ b/drivers/i2c/busses/i2c-stm32f4.c >> @@ -409,16 +409,9 @@ static void stm32f4_i2c_handle_read(struct stm32f4_i2c_dev *i2c_dev) >> * So, here we just disable buffer interrupt in order to avoid another >> * system preemption due to RX not empty event. >> */ >> - case 2: >> - case 3: >> + default: >> stm32f4_i2c_clr_bits(reg, STM32F4_I2C_CR2_ITBUFEN); >> break; >> - /* >> - * For N byte reception with N > 3 we directly read data register >> - * until N-2 data. >> - */ >> - default: >> - stm32f4_i2c_read_msg(i2c_dev); >> } >> } >> >> @@ -470,8 +463,6 @@ static void stm32f4_i2c_handle_rx_done(struct stm32f4_i2c_dev *i2c_dev) >> */ >> reg = i2c_dev->base + STM32F4_I2C_CR1; >> stm32f4_i2c_clr_bits(reg, STM32F4_I2C_CR1_ACK); >> - stm32f4_i2c_read_msg(i2c_dev); >> - break; >> default: >> stm32f4_i2c_read_msg(i2c_dev); >> } >>