From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-wm1-f49.google.com (mail-wm1-f49.google.com [209.85.128.49]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 95A9D186E54 for ; Mon, 30 Dec 2024 19:46:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.49 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1735587963; cv=none; b=haOSSmqExkXeSJoqIFfAf6yi8ha45XYbXwTpmvq9ab6x6b3AqvE26FQuUmFv60j2jjJ3K5exsQqs6Cbr0myBiKDuXMeLjYl0VBpDalMdmUl9+35RtjqnS1P653G62r9qXz8rS882MX0rqyQjocJNVWeqvxhjx8IVFHaLeC7XDjo= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1735587963; c=relaxed/simple; bh=KkfCIBKnF5fwnqaFO3EGMdwpJzBICxdQnkM1Cym2WvM=; h=Message-ID:Date:MIME-Version:Subject:To:Cc:References:From: In-Reply-To:Content-Type; b=e2ReKLD4unbLV1Szc+LjmXHKt2eKPJyUItwcBKusSQUQPK6vMqjhhhCHEQXzyeuRlxWJ5HH3O4q0HVhtgErMI+U3KFaepnwYXHLWx8XB07Wj9MeqnOgQb8bSdKeHxGbqPGnXH1uqzJZJTLF/SOtgKNnTHOini6XkGVr/lhfl9cQ= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=RU4e0fIr; arc=none smtp.client-ip=209.85.128.49 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="RU4e0fIr" Received: by mail-wm1-f49.google.com with SMTP id 5b1f17b1804b1-43658c452f5so13901265e9.0 for ; Mon, 30 Dec 2024 11:46:01 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1735587960; x=1736192760; darn=vger.kernel.org; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=l8Naa43QCGHNyg2KPWS+kj2ly/b/cOPWw7DpI0jEnNk=; b=RU4e0fIrBLSF8zGQX/5nQiuC6WO2YPDE6PRLI0iVB/yZkmNjuN1W5sX0TuhPwpFy4w OwaJZmUIcZlhXgQOEMYBGQElcTlmTNfkM3vzW1u9UO6IZmJAPvvEtmJ55M76fcQpaJGt AqJMMb5N7CZ7RUZ/dMtIcmzMzt1Oh7a3vYrLKS1K0B+OzBsjQKK9yfAZ8xJEIVOIulwp MacvD4MSJnoL09/GcLDGR6ssydgLw3ko7m2ZTSgCxFT6WPLALM6Qwt0nmN2s6To8OJx7 pQ7v3JFirs9SNDWGxzwuKvfMMCA8m/7FeZJuqzrPSj4IaPNL6yabTOm3LFXFcuhBIpRd 4oZw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1735587960; x=1736192760; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=l8Naa43QCGHNyg2KPWS+kj2ly/b/cOPWw7DpI0jEnNk=; b=Uvusr3/WQsVMPjC08gyw4gRmq8t/FcLDMvwnSnr57E4YTeoohmRNC5AGSSwdRZHPQE l3TZCLxBSTg+g+F6tV7PGi+fBQ/M/6YVRMqOBNcmwOFfX+ZbKKivTeJ0CWF+FV8eSnvE SUdWs+5mzi6a8Ml5pywvLXpa439igl/xEsjCb/2P8l+X02UP6pIgJHYpF86bF+uSZIV3 6trMN8IlUgXDAH1YsEs+28jeV4TAoz0ke+LZxTGW7GjE3fsx9K/k5Fsx7e2qYYq+KeJe Ws/kxdGhSC+trcDzu6EUJ2OLZG61TjMvxS4YYZL8VHfMLOJFKJGbOR59r2fAvBukxk7c Oijw== X-Gm-Message-State: AOJu0YxjSDs9cuOwkmM4VJjtMkqXrmpQsu2spaOvwZY5V+ICncmSkUEh cv4aptwYtlOiguD4JEHckktPRq0XNx2maOg3UFj8mIdEqbuITACZk38ifBDTywA= X-Gm-Gg: ASbGncs6ZUycdRuvI5Vw1o+xwaNgl584mna/aivMwTw2OQc2056DRIoomI7PwFGZf8t JPSqqQQVMsxtWLtkvY9JLgIFQJJtUMWPqFNrcxEaHkgKnt7CR0BYGy5W67zhbOii8C1du6B0huA xpp9ygxu3tmkvg9ated/MorocBzCJ0oPgTlXu2Fid+0tCLCtJ5SMCwIuq6j1rkKe8I/mQBSgd77 gITHw4s7ejWkZ8xG3ptVSLTKEhaPv/cxPdporTys3E93a1qtE3gY8jt8Fu17ASWtCtuW/hPxehi 1MhcWWp9hngcw3Gv5n9h X-Google-Smtp-Source: AGHT+IExhNxxISBwK7nKa79+DMGbXNAgnjT4OVTT/gPZUUpxNcDfWbpouGKFxa5X8xAu0n1XSLt/WA== X-Received: by 2002:a05:6000:1b88:b0:38a:5557:7677 with SMTP id ffacd0b85a97d-38a55577945mr1461371f8f.5.1735587959917; Mon, 30 Dec 2024 11:45:59 -0800 (PST) Received: from [192.168.178.85] (i5E866BC1.versanet.de. [94.134.107.193]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-4366127c493sm361945625e9.28.2024.12.30.11.45.58 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Mon, 30 Dec 2024 11:45:59 -0800 (PST) Message-ID: Date: Mon, 30 Dec 2024 21:45:49 +0200 Precedence: bulk X-Mailing-List: linux-i2c@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v2 4/6] arm64: dts: qcom: x1e80100: Add CAMCC block definition Content-Language: en-US To: Bryan O'Donoghue , Loic Poulain , Robert Foss , Andi Shyti , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Todor Tomov , Mauro Carvalho Chehab , Bjorn Andersson , Michael Turquette , Stephen Boyd , Jagadeesh Kona , Konrad Dybcio Cc: linux-i2c@vger.kernel.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-media@vger.kernel.org, linux-clk@vger.kernel.org References: <20241227-b4-linux-next-24-11-18-dtsi-x1e80100-camss-v2-0-06fdd5a7d5bb@linaro.org> <20241227-b4-linux-next-24-11-18-dtsi-x1e80100-camss-v2-4-06fdd5a7d5bb@linaro.org> From: Vladimir Zapolskiy In-Reply-To: <20241227-b4-linux-next-24-11-18-dtsi-x1e80100-camss-v2-4-06fdd5a7d5bb@linaro.org> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 7bit Hi Bryan. On 12/27/24 15:11, Bryan O'Donoghue wrote: > Add the CAMCC block for x1e80100. The x1e80100 CAMCC block is an iteration > of previous CAMCC blocks with the exception of having two required > power-domains not just one. > > Signed-off-by: Bryan O'Donoghue > --- > arch/arm64/boot/dts/qcom/x1e80100.dtsi | 17 +++++++++++++++++ > 1 file changed, 17 insertions(+) > > diff --git a/arch/arm64/boot/dts/qcom/x1e80100.dtsi b/arch/arm64/boot/dts/qcom/x1e80100.dtsi > index c18b99765c25c901b3d0a3fbaddc320c0a8c1716..5119cf64b461eb517e9306869ad0ec1b2cae629e 100644 > --- a/arch/arm64/boot/dts/qcom/x1e80100.dtsi > +++ b/arch/arm64/boot/dts/qcom/x1e80100.dtsi > @@ -3,6 +3,7 @@ > * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved. > */ > > +#include > #include > #include > #include It would be preferred to sort the list of includes in alphabetical order. > @@ -4647,6 +4648,22 @@ usb_1_ss1_dwc3_ss: endpoint { > }; > }; > > + camcc: clock-controller@ade0000 { > + compatible = "qcom,x1e80100-camcc"; > + reg = <0 0x0ade0000 0 0x20000>; > + clocks = <&gcc GCC_CAMERA_AHB_CLK>, > + <&bi_tcxo_div2>, > + <&bi_tcxo_ao_div2>, > + <&sleep_clk>; > + power-domains = <&rpmhpd RPMHPD_MXC>, > + <&rpmhpd RPMHPD_MMCX>; > + required-opps = <&rpmhpd_opp_low_svs>; > + #clock-cells = <1>; > + #reset-cells = <1>; > + #power-domain-cells = <1>; > + status = "disabled"; Please do not disable the clock controller, it was discussed in the past, that all clock controllers should be enabled by default. > + }; > + > mdss: display-subsystem@ae00000 { > compatible = "qcom,x1e80100-mdss"; > reg = <0 0x0ae00000 0 0x1000>; > -- Best wishes, Vladimir