From mboxrd@z Thu Jan 1 00:00:00 1970 From: Sergei Shtylyov Subject: Re: 2.6.29-rc libata sff 32bit PIO regression Date: Thu, 22 Jan 2009 02:34:35 +0300 Message-ID: <4977B10B.5050904@ru.mvista.com> References: <18807.33113.550070.329912@harpo.it.uu.se> <20090121214746.2b15d1de@lxorguk.ukuu.org.uk> <4977A6E5.6080506@ru.mvista.com> <20090121225808.1f5ffac1@lxorguk.ukuu.org.uk> Mime-Version: 1.0 Content-Type: text/plain; charset=ISO-8859-1; format=flowed Content-Transfer-Encoding: 7bit Return-path: Received: from h155.mvista.com ([63.81.120.155]:5642 "EHLO imap.sh.mvista.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1753459AbZAUXem (ORCPT ); Wed, 21 Jan 2009 18:34:42 -0500 In-Reply-To: <20090121225808.1f5ffac1@lxorguk.ukuu.org.uk> Sender: linux-ide-owner@vger.kernel.org List-Id: linux-ide@vger.kernel.org To: Alan Cox Cc: Mikael Pettersson , Hugh Dickins , Jeff Garzik , "Rafael J. Wysocki" , linux-ide@vger.kernel.org, linux-kernel@vger.kernel.org Hello. Alan Cox wrote: >>>> > I've a Dell Precision 670 here (four-year-old EM64T Xeon with ata_piix) >>>> > which doesn't like your commit 871af1210f13966ab911ed2166e4ab2ce775b99d >>>> > libata: Add 32bit PIO support. Full dmesg (and .config) attached, but >>>> > here's an extract showing the start of the error messages on ata2: >>>> >>>> >>> Cool - so we need two different 32bit PIO methods - at least according to >>> the docs for the AMD we should use entirely 32bit I/O there. Fun fun >>> >>> >> Could you refer me to the exact AMD doc that requires that? >> > > AMD762 page 82, under DevB:1x40 bit 14 and bit 12 > What exactly AMD-762 document has this? I'm not seeing it in either stasheet ot software/BIOS design guide. Besides, AMD-762 is a north bridge and doesn't include IDE. > "Note: only 32-bit writes to the data port are allowed when this bit is > set." > Now tell me who forces you to set that bit (I assume it's the write buffer enable) for the ATAPI devices? WBR, Sergei