From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.2 required=3.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI, SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS,UNPARSEABLE_RELAY,URIBL_BLOCKED, USER_AGENT_SANE_2 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 839B5C433E0 for ; Wed, 10 Jun 2020 07:38:58 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 3B900207ED for ; Wed, 10 Jun 2020 07:38:58 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=lists.infradead.org header.i=@lists.infradead.org header.b="XdYpm6za"; dkim=fail reason="signature verification failed" (1024-bit key) header.d=mediatek.com header.i=@mediatek.com header.b="b0WrZCfD" DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 3B900207ED Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=mediatek.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-mediatek-bounces+linux-mediatek=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:Cc:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Date:To:From:Subject:Message-ID:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=PbzlzJLy5/CBZ+JZQg+tg0PAfqoWTjtJihLQUG6Z1Iw=; b=XdYpm6zaBZ2L8U gqlyTzeirgcXlOfqNScBu4EpV9rrBG73hbVlJpyd7paypk37DCGPUipL5AZwpnzWv9t6xa9aKiXSb kr87+u8BVudPXmV51cI4XEwi4DR0XxUSUiIqQgwY5Uz/Rzmgjyo5VAkNzPkY09pbCHrHqpaFb7iE7 vpVB/4nvuG6liLXGD/pxz61u+/D7EG43gKwYTgb3fVq9seoIeOqRFon+zpdwNJpqNpYW4aCHEYElo e4ywejdgqGVR0wQtQAVp4flejaQurFqbeyZURA38OsqSk1g5AJTudXEJUklIZdI+wlSs8YJnCSaZJ hhcj0CqVcEmMjZYv7ysg==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1jivJu-0003Iw-2Q; Wed, 10 Jun 2020 07:38:46 +0000 Received: from mailgw02.mediatek.com ([216.200.240.185]) by bombadil.infradead.org with esmtps (Exim 4.92.3 #3 (Red Hat Linux)) id 1jivJk-0003Aw-VF; Wed, 10 Jun 2020 07:38:39 +0000 X-UUID: 3870a09a3b7e4ec2ba3e5ef16947e634-20200609 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=mediatek.com; s=dk; h=Content-Transfer-Encoding:MIME-Version:Content-Type:References:In-Reply-To:Date:CC:To:From:Subject:Message-ID; bh=Ra99Eu+wdfyk6Soso8ag8ilUd7xttL71qdj/oWcCkzo=; b=b0WrZCfDOOsHHNmPOHAj8eHMelJQY1ihQXtKYtC9j4kW4IBR/jzWo0egBoy1Vq+TxAqgVg0m5asDjp0PtKO8a6H1F9f3RBApjqZD6BND/ijj19LClFfP8uIs3s0xCluHrqJeI88/ZiGVI1WxkASp4Rmf3zhm5vjKDFVbuQd25hs=; X-UUID: 3870a09a3b7e4ec2ba3e5ef16947e634-20200609 Received: from mtkcas68.mediatek.inc [(172.29.94.19)] by mailgw02.mediatek.com (envelope-from ) (musrelay.mediatek.com ESMTP with TLS) with ESMTP id 1524447845; Tue, 09 Jun 2020 23:38:10 -0800 Received: from mtkmbs07n1.mediatek.inc (172.21.101.16) by MTKMBS62N2.mediatek.inc (172.29.193.42) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 10 Jun 2020 00:38:28 -0700 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 10 Jun 2020 15:38:26 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 10 Jun 2020 15:38:25 +0800 Message-ID: <1591774707.21260.14.camel@mtksdaap41> Subject: Re: [PATCH v4 01/17] media: dt-binding: mtk-vcodec: Separating mtk-vcodec encode node. From: Tiffany Lin To: Alexandre Courbot Date: Wed, 10 Jun 2020 15:38:27 +0800 In-Reply-To: References: <1590826218-23653-1-git-send-email-yong.wu@mediatek.com> <1590826218-23653-2-git-send-email-yong.wu@mediatek.com> <20200609212102.GA1416099@bogus> X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 X-MTK: N X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20200610_003837_234572_C9A3B43D X-CRM114-Status: GOOD ( 24.03 ) X-BeenThere: linux-mediatek@lists.infradead.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Maoguang Meng , Will Deacon , youlin.pei@mediatek.com, Rob Herring , Nicolas Boichat , Joerg Roedel , Evan Green , eizan@chromium.org, Matthias Kaehlcke , Yong Wu , devicetree@vger.kernel.org, cui.zhang@mediatek.com, Irui Wang , Tomasz Figa , "moderated list:ARM/Mediatek SoC support" , Hsin-Yi Wang , Matthias Brugger , ming-fan.chen@mediatek.com, "moderated list:ARM/Mediatek SoC support" , anan.sun@mediatek.com, srv_heupstream@mediatek.com, LKML , chao.hao@mediatek.com, iommu@lists.linux-foundation.org, Robin Murphy Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "Linux-mediatek" Errors-To: linux-mediatek-bounces+linux-mediatek=archiver.kernel.org@lists.infradead.org On Wed, 2020-06-10 at 15:46 +0900, Alexandre Courbot wrote: > On Wed, Jun 10, 2020 at 6:21 AM Rob Herring wrote: > > > > On Sat, May 30, 2020 at 04:10:02PM +0800, Yong Wu wrote: > > > From: Maoguang Meng > > > > > > Update binding document since the avc and vp8 hardware encoder in > > > mt8173 are now separated. Separate "mediatek,mt8173-vcodec-enc" to > > > "mediatek,mt8173-vcodec-vp8-enc" and "mediatek,mt8173-vcodec-avc-enc". > > > > The h/w suddenly split in 2? You are breaking compatibility. Up to the > > Mediatek maintainers to decide if that's okay, but you need to state you > > are breaking compatibility (here and in the driver) and why that is > > okay. > > In my understanding there is no real hardware using the old bindings > at the moment, and the split is indeed a reflection of the actual > hardware layout. Tiffany, can you give your acked-by if this change is > ok with you? > In my opinion, there is no need to change mt8173 dts for driver to support mt8183. I saw another patch that already make change to have encoder driver support both mt8173 and mt8183. But they done a lot to prove h264 and vp8 encoder could work independently and parallel. In this case, I am ok with it because dts should be a reflection of the actual hardware. > > > > > > > > This is a preparing patch for smi cleaning up "mediatek,larb". > > > > > > Signed-off-by: Maoguang Meng > > > Signed-off-by: Hsin-Yi Wang > > > Signed-off-by: Irui Wang > > > Signed-off-by: Yong Wu > > > --- > > > .../devicetree/bindings/media/mediatek-vcodec.txt | 58 ++++++++++++---------- > > > 1 file changed, 31 insertions(+), 27 deletions(-) > > > > > > diff --git a/Documentation/devicetree/bindings/media/mediatek-vcodec.txt b/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > > > index 8093335..1023740 100644 > > > --- a/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > > > +++ b/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > > > @@ -4,7 +4,9 @@ Mediatek Video Codec is the video codec hw present in Mediatek SoCs which > > > supports high resolution encoding and decoding functionalities. > > > > > > Required properties: > > > -- compatible : "mediatek,mt8173-vcodec-enc" for MT8173 encoder > > > +- compatible : must be one of the following string: > > > + "mediatek,mt8173-vcodec-vp8-enc" for mt8173 vp8 encoder. > > > + "mediatek,mt8173-vcodec-avc-enc" for mt8173 avc encoder. > > > "mediatek,mt8183-vcodec-enc" for MT8183 encoder. > > > "mediatek,mt8173-vcodec-dec" for MT8173 decoder. > > > - reg : Physical base address of the video codec registers and length of > > > @@ -13,10 +15,11 @@ Required properties: > > > - mediatek,larb : must contain the local arbiters in the current Socs. > > > - clocks : list of clock specifiers, corresponding to entries in > > > the clock-names property. > > > -- clock-names: encoder must contain "venc_sel_src", "venc_sel",, > > > - "venc_lt_sel_src", "venc_lt_sel", decoder must contain "vcodecpll", > > > - "univpll_d2", "clk_cci400_sel", "vdec_sel", "vdecpll", "vencpll", > > > - "venc_lt_sel", "vdec_bus_clk_src". > > > +- clock-names: > > > + avc venc must contain "venc_sel"; > > > + vp8 venc must contain "venc_lt_sel"; > > > + decoder must contain "vcodecpll", "univpll_d2", "clk_cci400_sel", > > > + "vdec_sel", "vdecpll", "vencpll", "venc_lt_sel", "vdec_bus_clk_src". > > > - iommus : should point to the respective IOMMU block with master port as > > > argument, see Documentation/devicetree/bindings/iommu/mediatek,iommu.txt > > > for details. > > > @@ -80,14 +83,10 @@ vcodec_dec: vcodec@16000000 { > > > assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>; > > > }; > > > > > > - vcodec_enc: vcodec@18002000 { > > > - compatible = "mediatek,mt8173-vcodec-enc"; > > > - reg = <0 0x18002000 0 0x1000>, /*VENC_SYS*/ > > > - <0 0x19002000 0 0x1000>; /*VENC_LT_SYS*/ > > > - interrupts = , > > > - ; > > > - mediatek,larb = <&larb3>, > > > - <&larb5>; > > > +vcodec_enc: vcodec@18002000 { > > > + compatible = "mediatek,mt8173-vcodec-avc-enc"; > > > + reg = <0 0x18002000 0 0x1000>; > > > + interrupts = ; > > > iommus = <&iommu M4U_PORT_VENC_RCPU>, > > > <&iommu M4U_PORT_VENC_REC>, > > > <&iommu M4U_PORT_VENC_BSDMA>, > > > @@ -98,8 +97,20 @@ vcodec_dec: vcodec@16000000 { > > > <&iommu M4U_PORT_VENC_REF_LUMA>, > > > <&iommu M4U_PORT_VENC_REF_CHROMA>, > > > <&iommu M4U_PORT_VENC_NBM_RDMA>, > > > - <&iommu M4U_PORT_VENC_NBM_WDMA>, > > > - <&iommu M4U_PORT_VENC_RCPU_SET2>, > > > + <&iommu M4U_PORT_VENC_NBM_WDMA>; > > > + mediatek,larb = <&larb3>; > > > + mediatek,vpu = <&vpu>; > > > + clocks = <&topckgen CLK_TOP_VENC_SEL>; > > > + clock-names = "venc_sel"; > > > + assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>; > > > + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>; > > > + }; > > > + > > > +vcodec_enc_lt: vcodec@19002000 { > > > + compatible = "mediatek,mt8173-vcodec-vp8-enc"; > > > + reg = <0 0x19002000 0 0x1000>; /* VENC_LT_SYS */ > > > + interrupts = ; > > > + iommus = <&iommu M4U_PORT_VENC_RCPU_SET2>, > > > <&iommu M4U_PORT_VENC_REC_FRM_SET2>, > > > <&iommu M4U_PORT_VENC_BSDMA_SET2>, > > > <&iommu M4U_PORT_VENC_SV_COMA_SET2>, > > > @@ -108,17 +119,10 @@ vcodec_dec: vcodec@16000000 { > > > <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>, > > > <&iommu M4U_PORT_VENC_REF_LUMA_SET2>, > > > <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>; > > > + mediatek,larb = <&larb5>; > > > mediatek,vpu = <&vpu>; > > > - clocks = <&topckgen CLK_TOP_VENCPLL_D2>, > > > - <&topckgen CLK_TOP_VENC_SEL>, > > > - <&topckgen CLK_TOP_UNIVPLL1_D2>, > > > - <&topckgen CLK_TOP_VENC_LT_SEL>; > > > - clock-names = "venc_sel_src", > > > - "venc_sel", > > > - "venc_lt_sel_src", > > > - "venc_lt_sel"; > > > - assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>, > > > - <&topckgen CLK_TOP_VENC_LT_SEL>; > > > - assigned-clock-parents = <&topckgen CLK_TOP_VENCPLL_D2>, > > > - <&topckgen CLK_TOP_UNIVPLL1_D2>; > > > + clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; > > > + clock-names = "venc_lt_sel"; > > > + assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; > > > + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>; > > > }; > > > -- > > > 1.9.1 _______________________________________________ Linux-mediatek mailing list Linux-mediatek@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-mediatek