From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id E4C46C433EF for ; Fri, 1 Apr 2022 02:29:56 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Date:CC:To:From:Subject:Message-ID:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=k+ra22t7+xyZQb3eSrabS9kNxSDmwAbvDGsFm94AyXw=; b=s01IOpq6nIE/w5 obUfqkMhb3A2GRSDuq4tn3wIPzzHS0JbihaZl+M44HJlVnosv/RUwcR5HUHtvmGseGqYSjV2pLCwJ iF+jDE+KhvzOb4b56UHAKDLCQe1ObJ3povZuSgVAMekX9cqo0zguI2m7YKSjXN6fYcscJ6yOVpIgd lojygKLI8NQp0n0P0eogyfVCXKIjL3JX+M4rECAP9C+8ElKtSOHwPZFRBzcrmOMWD4uSaQiARXOJm fzpART8WGOpKL2zizGabV5fk9DH+WsdXiR/yyoNk+3lBB9Ahcep6A6XlISN000jKDRc6p5tnYtRlz 7oiIs+5KgjaltdeMsmxA==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1na72s-004H76-OT; Fri, 01 Apr 2022 02:29:50 +0000 Received: from mailgw01.mediatek.com ([216.200.240.184]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1na72d-004H4C-6Z; Fri, 01 Apr 2022 02:29:36 +0000 X-UUID: 31548df345314de5ba42aad420db764b-20220331 X-UUID: 31548df345314de5ba42aad420db764b-20220331 Received: from mtkcas66.mediatek.inc [(172.29.193.44)] by mailgw01.mediatek.com (envelope-from ) (musrelay.mediatek.com ESMTP with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 328396154; Thu, 31 Mar 2022 19:29:26 -0700 Received: from mtkmbs07n1.mediatek.inc (172.21.101.16) by MTKMBS62N1.mediatek.inc (172.29.193.41) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 31 Mar 2022 19:19:23 -0700 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs07n1.mediatek.inc (172.21.101.16) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Fri, 1 Apr 2022 10:19:22 +0800 Received: from mtksdccf07 (172.21.84.99) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Fri, 1 Apr 2022 10:19:22 +0800 Message-ID: Subject: Re: [PATCH v13 2/2] arm64: dts: Add mediatek SoC mt8195 and evaluation board From: Tinghan Shen To: Chunfeng Yun , Chaotian Jing , Ulf Hansson , "Rob Herring" , Krzysztof Kozlowski , Matthias Brugger , AngeloGioacchino Del Regno , Wenbin Mei CC: , , , , , , , , Seiya Wang Date: Fri, 1 Apr 2022 10:19:22 +0800 In-Reply-To: <58f498a19f6c7be85823b2e2d5955272e78f0176.camel@mediatek.com> References: <20220330094532.21721-1-tinghan.shen@mediatek.com> <20220330094532.21721-3-tinghan.shen@mediatek.com> <58f498a19f6c7be85823b2e2d5955272e78f0176.camel@mediatek.com> X-Mailer: Evolution 3.28.5-0ubuntu0.18.04.2 MIME-Version: 1.0 X-MTK: N X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20220331_192935_273840_B55590A5 X-CRM114-Status: GOOD ( 20.86 ) X-BeenThere: linux-mediatek@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "Linux-mediatek" Errors-To: linux-mediatek-bounces+linux-mediatek=archiver.kernel.org@lists.infradead.org On Thu, 2022-03-31 at 15:29 +0800, Chunfeng Yun wrote: > On Wed, 2022-03-30 at 17:45 +0800, Tinghan Shen wrote: > > Add basic chip support for mediatek mt8195. > > > > Signed-off-by: Seiya Wang > > Signed-off-by: Tinghan Shen > > Reviewed-by: AngeloGioacchino Del Regno < > > angelogioacchino.delregno@collabora.com> > > --- > > arch/arm64/boot/dts/mediatek/Makefile | 1 + > > arch/arm64/boot/dts/mediatek/mt8195-evb.dts | 173 +++ > > arch/arm64/boot/dts/mediatek/mt8195.dtsi | 1045 > > +++++++++++++++++++ > > 3 files changed, 1219 insertions(+) > > create mode 100644 arch/arm64/boot/dts/mediatek/mt8195-evb.dts > > create mode 100644 arch/arm64/boot/dts/mediatek/mt8195.dtsi > > > > diff --git a/arch/arm64/boot/dts/mediatek/Makefile > > b/arch/arm64/boot/dts/mediatek/Makefile > > index 8c1e18032f9f..5da29e7223e4 100644 > > --- a/arch/arm64/boot/dts/mediatek/Makefile > > +++ b/arch/arm64/boot/dts/mediatek/Makefile > > @@ -38,4 +38,5 @@ dtb-$(CONFIG_ARCH_MEDIATEK) += mt8183-kukui-krane- > > sku0.dtb > > dtb-$(CONFIG_ARCH_MEDIATEK) += mt8183-kukui-krane-sku176.dtb > > dtb-$(CONFIG_ARCH_MEDIATEK) += mt8183-pumpkin.dtb > > dtb-$(CONFIG_ARCH_MEDIATEK) += mt8192-evb.dtb > > +dtb-$(CONFIG_ARCH_MEDIATEK) += mt8195-evb.dtb > > dtb-$(CONFIG_ARCH_MEDIATEK) += mt8516-pumpkin.dtb > > diff --git a/arch/arm64/boot/dts/mediatek/mt8195-evb.dts > > b/arch/arm64/boot/dts/mediatek/mt8195-evb.dts > > new file mode 100644 > > index 000000000000..76b5aaad7263 > > --- /dev/null > > +++ b/arch/arm64/boot/dts/mediatek/mt8195-evb.dts > > @@ -0,0 +1,173 @@ > > +// SPDX-License-Identifier: (GPL-2.0 OR MIT) > > +/* > > + * Copyright (C) 2021 MediaTek Inc. > > + * Author: Seiya Wang > > + */ > > +/dts-v1/; > > +#include "mt8195.dtsi" > > + > > +/ { > > + model = "MediaTek MT8195 evaluation board"; > > + compatible = "mediatek,mt8195-evb", "mediatek,mt8195"; > > + > > + aliases { > > + serial0 = &uart0; > > + }; > > + > > + chosen { > > + stdout-path = "serial0:921600n8"; > > + }; > > + > > + memory@40000000 { > > + device_type = "memory"; > > + reg = <0 0x40000000 0 0x80000000>; > > + }; > > +}; > > + > > +&auxadc { > > + status = "okay"; > > +}; > > + > > +&i2c0 { > > + pinctrl-names = "default"; > > + pinctrl-0 = <&i2c0_pin>; > > + clock-frequency = <100000>; > > + status = "okay"; > > +}; > > + > > +&i2c1 { > > + pinctrl-names = "default"; > > + pinctrl-0 = <&i2c1_pin>; > > + clock-frequency = <400000>; > > + status = "okay"; > > +}; > > + > > +&i2c4 { > > + pinctrl-names = "default"; > > + pinctrl-0 = <&i2c4_pin>; > > + clock-frequency = <400000>; > > + status = "okay"; > > +}; > > + > > +&i2c6 { > > + pinctrl-names = "default"; > > + pinctrl-0 = <&i2c6_pin>; > > + clock-frequency = <400000>; > > + status = "okay"; > > +}; > > + > > +&nor_flash { > > + status = "okay"; > > + pinctrl-names = "default"; > > + pinctrl-0 = <&nor_pins_default>; > > + > > + flash@0 { > > + compatible = "jedec,spi-nor"; > > + reg = <0>; > > + spi-max-frequency = <50000000>; > > + }; > > +}; > > + > > +&pio { > > + i2c0_pin: i2c0-pins { > > + pins { > > + pinmux = , > > + ; > > + bias-pull-up = ; > > + mediatek,drive-strength-adv = <0>; > > + drive-strength = <6>; > > + }; > > + }; > > + > > + i2c1_pin: i2c1-pins { > > + pins { > > + pinmux = , > > + ; > > + bias-pull-up = ; > > + mediatek,drive-strength-adv = <0>; > > + drive-strength = <6>; > > + }; > > + }; > > + > > + i2c4_pin: i2c4-pins { > > + pins { > > + pinmux = , > > + ; > > + bias-pull-up = ; > > + mediatek,drive-strength-adv = <7>; > > + }; > > + }; > > + > > + i2c6_pin: i2c6-pins { > > + pins { > > + pinmux = , > > + ; > > + bias-pull-up = ; > > + }; > > + }; > > + > > + i2c7_pin: i2c7-pins { > > + pins { > > + pinmux = , > > + ; > > + bias-pull-up = ; > > + }; > > + }; > > + > > + nor_pins_default: nor-pins { > > + pins0 { > > + pinmux = , > > + , > > + ; > > + bias-pull-down; > > + }; > > + > > + pins1 { > > + pinmux = , > > + , > > + ; > > + bias-pull-up; > > + }; > > + }; > > + > > + uart0_pin: uart0-pins { > > + pins { > > + pinmux = , > > + ; > > + }; > > + }; > > +}; > > + > > +&u3phy0 { > > + status="okay"; > > +}; > > + > > +&u3phy1 { > > + status="okay"; > > +}; > > Seems forget to enable &phy2/3? due to xhci2/3 are enabled below Ok, I'll add them at next version. Thank you. Best regards, Tinghan > > > + > > +&uart0 { > > + pinctrl-names = "default"; > > + pinctrl-0 = <&uart0_pin>; > > + status = "okay"; > > +}; > > + > > +&xhci0 { > > + status = "okay"; > > +}; > > + > > +&xhci1 { > > + status = "okay"; > > +}; > > + > > +&xhci2 { > > + status = "okay"; > > +}; > > + > > +&xhci3 { > > + /* This controller is connected with a BT device. > > + * Disable usb2 lpm to prevent known issues. > > + */ > > + usb2-lpm-disable; > > + status = "okay"; > > +}; > > > > [skip] > _______________________________________________ Linux-mediatek mailing list Linux-mediatek@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-mediatek