From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 3F05C2D60FA; Mon, 5 May 2025 22:49:12 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1746485353; cv=none; b=rQ++sO0ShahsFIxRLHS717nCUC40dNWAwSQCiBMWN3CaM+cFS26mUc0u21JEU/7avvFCERJ7lNMTGQVcJ0R7PFCVOt/5gY5/AqwJEAENV8c/YNEWSgft51nUaBfXP1Vcm/t1nfSxUooipQ2r5qrycvuWcblojOvr+GyksqXKeU8= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1746485353; c=relaxed/simple; bh=mfMbDbRZu/tJYM/j81RaHhneFmTksjUE6XNO6CmYFx0=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version:Content-Type; b=eI/9qxP+/Mv3bE+AEy/+kM8g3Dgok/RcLigNVeXENbtRT56CK4Ba8/Y/jLKvuEQN02WIESeT5usCLnYSSGyRUU35au+1kmEfgs8i0dywknqmxpVuYIZMSpbntqNMZz3lCtfUOtH5Jqz/Zp4xi9TdmW5QgatPn4wOiUlRGTsNqME= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=Tf6m7NGs; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="Tf6m7NGs" Received: by smtp.kernel.org (Postfix) with ESMTPSA id A34C9C4CEF1; Mon, 5 May 2025 22:49:10 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1746485352; bh=mfMbDbRZu/tJYM/j81RaHhneFmTksjUE6XNO6CmYFx0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Tf6m7NGsJrEldZHMX1Rh2IeGOGLK+RBQA+dN/Z6YUYZi6gr3P2di//Ziabi30wJKL Qw95Y3QdJQXLIGyRP4iW0g5Ysa8H08YPVBrZfW3cyr3aLfmdYIgezCGZfNa30c1wMV rvBN+Ciir/xCCi5otsWxUVgGYqjKnqrEDHgEGNgv5woexT31Ah3UiOJx/yhjswwPyS aeyEBrvIfCPI54/W7YDHdr6TPc//KTTiVJ306f4iJrsLvf0OVu4RH0OxY7TZiPFRQ6 7qnLh6vpsITrMEhmu8gYLF/LWFvpcbwmel/Au8jms8OsYFPqel8xot8M6lKl8D83fL e0rjxaUt4j+5A== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Paul Burton , Chao-ying Fu , Dragan Mladjenovic , Aleksandar Rikalo , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Serge Semin , Gregory CLEMENT , Daniel Lezcano , Thomas Bogendoerfer , Sasha Levin , tglx@linutronix.de, linux-mips@vger.kernel.org Subject: [PATCH AUTOSEL 6.12 281/486] clocksource: mips-gic-timer: Enable counter when CPUs start Date: Mon, 5 May 2025 18:35:57 -0400 Message-Id: <20250505223922.2682012-281-sashal@kernel.org> X-Mailer: git-send-email 2.39.5 In-Reply-To: <20250505223922.2682012-1-sashal@kernel.org> References: <20250505223922.2682012-1-sashal@kernel.org> Precedence: bulk X-Mailing-List: linux-mips@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 X-stable: review X-Patchwork-Hint: Ignore X-stable-base: Linux 6.12.26 Content-Transfer-Encoding: 8bit From: Paul Burton [ Upstream commit 3128b0a2e0cf6e07aa78e5f8cf7dd9cd59dc8174 ] In multi-cluster MIPS I6500 systems there is a GIC in each cluster, each with its own counter. When a cluster powers up the counter will be stopped, with the COUNTSTOP bit set in the GIC_CONFIG register. In single cluster systems, it has been fine to clear COUNTSTOP once in gic_clocksource_of_init() to start the counter. In multi-cluster systems, this will only have started the counter in the boot cluster, and any CPUs in other clusters will find their counter stopped which will break the GIC clock_event_device. Resolve this by having CPUs clear the COUNTSTOP bit when they come online, using the existing gic_starting_cpu() CPU hotplug callback. This will allow CPUs in secondary clusters to ensure that the cluster's GIC counter is running as expected. Signed-off-by: Paul Burton Signed-off-by: Chao-ying Fu Signed-off-by: Dragan Mladjenovic Signed-off-by: Aleksandar Rikalo Reviewed-by: Philippe Mathieu-Daudé Tested-by: Serge Semin Tested-by: Gregory CLEMENT Acked-by: Daniel Lezcano Signed-off-by: Thomas Bogendoerfer Signed-off-by: Sasha Levin --- drivers/clocksource/mips-gic-timer.c | 6 +++--- 1 file changed, 3 insertions(+), 3 deletions(-) diff --git a/drivers/clocksource/mips-gic-timer.c b/drivers/clocksource/mips-gic-timer.c index 110347707ff98..8592910710d17 100644 --- a/drivers/clocksource/mips-gic-timer.c +++ b/drivers/clocksource/mips-gic-timer.c @@ -115,6 +115,9 @@ static void gic_update_frequency(void *data) static int gic_starting_cpu(unsigned int cpu) { + /* Ensure the GIC counter is running */ + clear_gic_config(GIC_CONFIG_COUNTSTOP); + gic_clockevent_cpu_init(cpu, this_cpu_ptr(&gic_clockevent_device)); return 0; } @@ -252,9 +255,6 @@ static int __init gic_clocksource_of_init(struct device_node *node) pr_warn("Unable to register clock notifier\n"); } - /* And finally start the counter */ - clear_gic_config(GIC_CONFIG_COUNTSTOP); - /* * It's safe to use the MIPS GIC timer as a sched clock source only if * its ticks are stable, which is true on either the platforms with -- 2.39.5