From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mgamail.intel.com (mgamail.intel.com [192.198.163.10]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 0334D202638; Tue, 29 Oct 2024 07:45:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=192.198.163.10 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1730187907; cv=none; b=XZXYEUaoo2IR2BSaiPqbx0BMRa21MNhzGFOWoGw3E5MSgaCATpxNLGUF3iB51N7I87K3AwS1l7ykyhnaxUuiE81Dy0ROm40marYn+gN8nV9vMm1Wa+sgIZcsYKyriy2/RRVvUGeg7vFii8DH7BKwfYFvSwjNVzxUuiSNBaJulC8= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1730187907; c=relaxed/simple; bh=AyYXRjcaab2AYpkQJdXKLDBCpSTee9FOue+yXz+/SQk=; h=Message-ID:Date:MIME-Version:Subject:To:Cc:References:From: In-Reply-To:Content-Type; b=ASO9z/fmDAb/TFfshBwxdgXi/+sL3lCKq5lYzRp96xmwoZyLwuN/Cv8yff97oVWXSRb/di/4U1CLBridmE2sLpIaZofmnxY8dYH4MBUTZgXvV+mj5Q2OeAcDs10i4tBJ1fwNRdRP845pAP0ymuh5KCKg9q8RAv6qt5/xRD5OdGE= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=intel.com; spf=pass smtp.mailfrom=intel.com; dkim=pass (2048-bit key) header.d=intel.com header.i=@intel.com header.b=AxYoCW7Y; arc=none smtp.client-ip=192.198.163.10 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=intel.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=intel.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=intel.com header.i=@intel.com header.b="AxYoCW7Y" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1730187904; x=1761723904; h=message-id:date:mime-version:subject:to:cc:references: from:in-reply-to:content-transfer-encoding; bh=AyYXRjcaab2AYpkQJdXKLDBCpSTee9FOue+yXz+/SQk=; b=AxYoCW7YSlQGcwth4dNqJzrh1+PeuqakKsLd7bFuhEnqmb3gHKl4iNm3 e9wyc5EbpJ77hS8TqlFYZeJowvorgQ6HIt1Ed0gEA0Znzc+E+jUqKtSVB 4H/a0Mkf6BVabFRRI2IAAb7joVhs9vMzEd0i6Eqdjh2bKUwiUBp8BUplc v2ptkk520rVliput7EtGtuYg12MAsIBZ9Cs4dKl6lRDy1r5SVnRS6JWBz NZOTMZaYgWPb5EEEjjd0xBthli/NskUDsywV5M8YcAtD/Ofai+bgld24n 3U8ab+Nj+ot+SNcxuHWFUFWA3rOHJdKnTudy0qx/PpukJpOvJozNMd564 A==; X-CSE-ConnectionGUID: b2XYIxblRIa+wKKH0qvuEg== X-CSE-MsgGUID: qbEHk+7cQpi+js89QG494w== X-IronPort-AV: E=McAfee;i="6700,10204,11239"; a="41174843" X-IronPort-AV: E=Sophos;i="6.11,241,1725346800"; d="scan'208";a="41174843" Received: from orviesa001.jf.intel.com ([10.64.159.141]) by fmvoesa104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 29 Oct 2024 00:45:03 -0700 X-CSE-ConnectionGUID: 4Tv1pQnzSBes7YUI20mSNA== X-CSE-MsgGUID: duCkrkU5SJGRjpDSP6NUKA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.11,241,1725346800"; d="scan'208";a="119333087" Received: from ahunter6-mobl1.ger.corp.intel.com (HELO [10.0.2.15]) ([10.246.0.178]) by smtpauth.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 29 Oct 2024 00:44:58 -0700 Message-ID: <6c63e1ce-dd54-427f-baa6-4ff86cec3d16@intel.com> Date: Tue, 29 Oct 2024 09:44:50 +0200 Precedence: bulk X-Mailing-List: linux-mmc@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH] mmc: host: sdhci-esdhc-imx: implement emmc hardware reset To: Bough Chen , Josua Mayer , Peng Fan , Ulf Hansson , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: "yazan.shhady" , Rabeeh Khoury , "imx@lists.linux.dev" , "linux-mmc@vger.kernel.org" , dl-S32 , "linux-arm-kernel@lists.infradead.org" , "linux-kernel@vger.kernel.org" References: <20241027-imx-emmc-reset-v1-1-d5d0c672864a@solid-run.com> <913d8706-ec58-4197-889a-0d2d94c67ccc@solid-run.com> Content-Language: en-US From: Adrian Hunter Organization: Intel Finland Oy, Registered Address: PL 281, 00181 Helsinki, Business Identity Code: 0357606 - 4, Domiciled in Helsinki In-Reply-To: Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit On 29/10/24 04:33, Bough Chen wrote: >> -----Original Message----- >> From: Josua Mayer >> Sent: 2024年10月28日 18:46 >> To: Bough Chen ; Peng Fan ; >> Adrian Hunter ; Ulf Hansson >> ; Shawn Guo ; Sascha Hauer >> ; Pengutronix Kernel Team >> ; Fabio Estevam >> Cc: yazan.shhady ; Rabeeh Khoury >> ; imx@lists.linux.dev; linux-mmc@vger.kernel.org; >> dl-S32 ; linux-arm-kernel@lists.infradead.org; >> linux-kernel@vger.kernel.org >> Subject: Re: [PATCH] mmc: host: sdhci-esdhc-imx: implement emmc hardware >> reset >> >> Am 28.10.24 um 04:15 schrieb Bough Chen: >>>> -----Original Message----- >>>> From: Peng Fan >>>> Sent: 2024年10月28日 10:10 >>>> To: Josua Mayer ; Adrian Hunter >>>> ; Bough Chen ; Ulf >>>> Hansson ; Shawn Guo ; >>>> Sascha Hauer ; Pengutronix Kernel Team >>>> ; Fabio Estevam >>>> Cc: yazan.shhady ; Rabeeh Khoury >>>> ; imx@lists.linux.dev; >>>> linux-mmc@vger.kernel.org; >>>> dl-S32 ; linux-arm-kernel@lists.infradead.org; >>>> linux-kernel@vger.kernel.org >>>> Subject: RE: [PATCH] mmc: host: sdhci-esdhc-imx: implement emmc >>>> hardware reset >>>> >>>>> Subject: [PATCH] mmc: host: sdhci-esdhc-imx: implement emmc hardware >>>>> reset >>>>> >>>>> NXP ESDHC supports control of native emmc reset signal when pinmux >>>>> is set accordingly, using uSDHCx_SYS_CTRL register IPP_RST_N bit. >>>>> Documentation is available in NXP i.MX6Q Reference Manual. >>>> But this relies on the PAD been configured as RESET, should this flow >>>> being default enabled whether the PAD is configured as RESET or not? >>> No, from my understanding, even the PAD is configured as RESET, still need SW >> to config IPP_RST_N to control the output of this pad. >>> Josua, you can double confirm this on your board. >> Correct, only when a pad is configured for emmc reset function does the reset >> signal affect any board circuit. >> >> We tested this when we had wrong pinmux and reset did not toggle. >> >>> By the way, I check the code, when you do the test to support this reset >> operation on eMMC, did you add "cap-mmc-hw-reset" in dts? >> >> Correct: >> >>> From current code logic, the callback you add here seems only can be called by >> eMMC device, so will be safe for sd and sdio device. And if your answer for my >> question is "yes", then your change will also be safe for eMMC device which do >> not use this reset function before. >> I believe so. Only when dts declares the capability will sdhci_hw_reset >> >> get called, and then it will call esdhc-imx driver hw_reset. >> >> See also drivers/mmc/core.c: _mmc_hw_reset >> >>> >>> >>>>> Implement the hw_reset function in sdhci_ops asserting reset for at >>>>> least 10us and waiting an extra 300us after deassertion. >>>>> These particular delays were inspired by sunxi-mmc hw_reset function. >>>>> >>>>> Tested on SolidRun i.MX8DXL SoM with a scope, and confirmed that >>>>> eMMC is still accessible after boot. eMMC extcsd has >>>>> RST_N_FUNCTION=0x01, i.e. >>>>> reset input enabled, Linux v5.15. >>>>> >>>>> Signed-off-by: Josua Mayer >>>>> --- >>>>> drivers/mmc/host/sdhci-esdhc-imx.c | 12 ++++++++++++ >>>>> 1 file changed, 12 insertions(+) >>>>> >>>>> diff --git a/drivers/mmc/host/sdhci-esdhc-imx.c >>>>> b/drivers/mmc/host/sdhci-esdhc-imx.c >>>>> index >>>>> 8f0bc6dca2b0402fd2a0695903cf261a5b4e19dc..ebcfa427cca6cc2791 >>>>> a1701a3515ef6515779aa4 100644 >>>>> --- a/drivers/mmc/host/sdhci-esdhc-imx.c >>>>> +++ b/drivers/mmc/host/sdhci-esdhc-imx.c >>>>> @@ -33,6 +33,8 @@ >>>>> #define ESDHC_SYS_CTRL_DTOCV_MASK 0x0f >>>>> #define ESDHC_CTRL_D3CD 0x08 >>>>> #define ESDHC_BURST_LEN_EN_INCR (1 << 27) >>>>> +#define ESDHC_SYS_CTRL 0x2c >>>>> +#define ESDHC_SYS_CTRL_IPP_RST_N BIT(23) >>>>> /* VENDOR SPEC register */ >>>>> #define ESDHC_VENDOR_SPEC 0xc0 >>>>> #define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1) >>>>> @@ -1402,6 +1404,15 @@ static u32 esdhc_cqhci_irq(struct sdhci_host >>>>> *host, u32 intmask) >>>>> return 0; >>>>> } >>>>> >>>>> +static void esdhc_hw_reset(struct sdhci_host *host) { >>>>> + esdhc_clrset_le(host, ESDHC_SYS_CTRL_IPP_RST_N, 0, >>>>> ESDHC_SYS_CTRL); >>>>> + udelay(10); >>>>> + esdhc_clrset_le(host, ESDHC_SYS_CTRL_IPP_RST_N, >>>>> + ESDHC_SYS_CTRL_IPP_RST_N, >>>>> ESDHC_SYS_CTRL); >>>>> + udelay(300); >>>> Please add a comment on why 10us or 300us? This is board related or >>>> soc related or card related? >>> Agree, please add comment and explain. >> >> They were copied from drivers/mmc/host/sunxi-mmc.c. >> >> I was hoping somebody knows or recognises these magic numbers. >> They are intended to be generic across all eMMC (not SoC). > > I check the eMMC spec, refer to JEDEC Standard No. 84-B51, 6.15.10 H/W Reset Operation, on page 159 > The min time for reset signal keep low is 1us, and then the min time for reset keep high is 200us. So your config should be okay, but please add commend for each delay. > > Here is the example: > /* the eMMC spec require mix 1us, here delay 10us */ > udelay(10); > ... > /* the eMMC spec require mix 200us, here delay 300us */ > udelay(300) At least that one should use usleep_range() rather than udelay(). > > Best Regards > Haibo Chen > >> >> >> sincerely >> Josua Mayer >> >>> >>> Regards >>> Haibo Chen >>>> Thanks, >>>> Peng. >>>> >>>>> +} >>>>> + >>>>> static struct sdhci_ops sdhci_esdhc_ops = { >>>>> .read_l = esdhc_readl_le, >>>>> .read_w = esdhc_readw_le, >>>>> @@ -1420,6 +1431,7 @@ static struct sdhci_ops sdhci_esdhc_ops = { >>>>> .reset = esdhc_reset, >>>>> .irq = esdhc_cqhci_irq, >>>>> .dump_vendor_regs = esdhc_dump_debug_regs, >>>>> + .hw_reset = esdhc_hw_reset, >>>>> }; >>>>> >>>>> static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = { >>>>> >>>>> --- >>>>> base-commit: 9852d85ec9d492ebef56dc5f229416c925758edc >>>>> change-id: 20241027-imx-emmc-reset-7127d311174c >>>>> >>>>> Best regards, >>>>> -- >>>>> Josua Mayer >>>>>