public inbox for linux-mtd@lists.infradead.org
 help / color / mirror / Atom feed
From: Pete Popov <ppopov@embeddedalley.com>
To: Sergei Shtylylov <sshtylyov@ru.mvista.com>
Cc: linux-mtd@lists.infradead.org
Subject: Re: [PATCH] NAND: AMD Au1550 driver reads write only register
Date: Sat, 29 Oct 2005 11:50:49 -0700	[thread overview]
Message-ID: <1130611849.12171.2.camel@localhost.localdomain> (raw)
In-Reply-To: <4363C0EF.3000607@ru.mvista.com>

On Sat, 2005-10-29 at 22:35 +0400, Sergei Shtylylov wrote:
> Hello.
> 
>        I have noticed that during the last commit to AMD Au1550 NAND driver the
> old buglet was reintroduced: as MEM_STNDCTL register is write only, and
> seem to always read as 0x31, read-modify-write of it in au1xxx_nand_init()
> will cause undesirable effect of enabling -RCS0/1 pin override (bits 4/5 of
> this reg.), thus possibly causing a contention on the static bus when the NOR
> flash (which uses  -RCS0) or board control status regs. (using -RCS2) are
> read. Luckily, this now goes away with a first NAND access, since
> au1550_hwcontrol() doesn't try to read this register before writing anymore.
>       There's another issue with that though -- to be addressed by the next
> patch...

Thanks for catching that. I'll make a note in the code so it doesn't
happen again.

Pete

> WBR, Sergei
> 
> 
> 
> plain text document attachment (Au1550-NAND-STNDCTL-write-only.patch)
> Signed-off-by: Sergei Shtylyov <sshtylyov@ru.mvista.com>
> 
> Index: au1550nd.c
> ===================================================================
> RCS file: /home/cvs/mtd/drivers/mtd/nand/au1550nd.c,v
> retrieving revision 1.12
> diff -a -u -p -r1.12 au1550nd.c
> --- au1550nd.c	23 Sep 2005 01:44:55 -0000	1.12
> +++ au1550nd.c	29 Oct 2005 18:21:04 -0000
> @@ -343,11 +343,8 @@ int __init au1xxx_nand_init (void)
>  	au1550_mtd->priv = this;
>  
> 
> -	/* disable interrupts */
> -	au_writel(au_readl(MEM_STNDCTL) & ~(1<<8), MEM_STNDCTL);
> - 
> -	/* disable NAND boot */
> -	au_writel(au_readl(MEM_STNDCTL) & ~(1<<0), MEM_STNDCTL);
> +	/* MEM_STNDCTL: disable ints, disable nand boot */
> +	au_writel(0, MEM_STNDCTL);
>  
>  #ifdef CONFIG_MIPS_PB1550
>  	/* set gpio206 high */
> 
> 
> 

      reply	other threads:[~2005-10-29 18:50 UTC|newest]

Thread overview: 2+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2005-10-29 18:35 [PATCH] NAND: AMD Au1550 driver reads write only register Sergei Shtylylov
2005-10-29 18:50 ` Pete Popov [this message]

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1130611849.12171.2.camel@localhost.localdomain \
    --to=ppopov@embeddedalley.com \
    --cc=linux-mtd@lists.infradead.org \
    --cc=sshtylyov@ru.mvista.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox