linux-pci.vger.kernel.org archive mirror
 help / color / mirror / Atom feed
* [PATCH] PCI: mvebu - The bridge secondary status register should be 0
@ 2013-10-15 20:16 Jason Gunthorpe
  2013-10-17 13:12 ` Jason Cooper
  2013-10-31  8:54 ` Thomas Petazzoni
  0 siblings, 2 replies; 6+ messages in thread
From: Jason Gunthorpe @ 2013-10-15 20:16 UTC (permalink / raw)
  To: Thomas Petazzoni
  Cc: Jason Cooper, Ezequiel Garcia, linux-arm-kernel, linux-pci

There are no writable bits in the secondary status register, only
write 1 to clear bits. The driver never sets any of the write 1 to
clear bits so the status register should always be 0, just remove
the set from the write path.

Someday the write 1 to clear bits should be copied/cleared directly
from registers in the HW.

Signed-off-by: Jason Gunthorpe <jgunthorpe@obsidianresearch.com>
---
 drivers/pci/host/pci-mvebu.c | 1 -
 1 file changed, 1 deletion(-)

diff --git a/drivers/pci/host/pci-mvebu.c b/drivers/pci/host/pci-mvebu.c
index 09fc586..3e5cdbd 100644
--- a/drivers/pci/host/pci-mvebu.c
+++ b/drivers/pci/host/pci-mvebu.c
@@ -495,7 +495,6 @@ static int mvebu_sw_pci_bridge_write(struct mvebu_pcie_port *port,
 		 */
 		bridge->iobase = (value & 0xff) | PCI_IO_RANGE_TYPE_32;
 		bridge->iolimit = ((value >> 8) & 0xff) | PCI_IO_RANGE_TYPE_32;
-		bridge->secondary_status = value >> 16;
 		mvebu_pcie_handle_iobase_change(port);
 		break;
 
-- 
1.8.1.2


^ permalink raw reply related	[flat|nested] 6+ messages in thread
* [PATCH] PCI: mvebu - The bridge secondary status register should be 0
@ 2013-11-26 18:02 Jason Gunthorpe
  2013-11-26 18:23 ` Jason Cooper
  0 siblings, 1 reply; 6+ messages in thread
From: Jason Gunthorpe @ 2013-11-26 18:02 UTC (permalink / raw)
  To: Bjorn Helgaas, Jason Cooper, Thomas Petazzoni
  Cc: Ezequiel Garcia, linux-arm-kernel, linux-pci

There are no writable bits in the secondary status register, only
write 1 to clear bits. The driver never sets any of the write 1 to
clear bits so the status register should always be 0, just remove
the set from the write path.

Someday the write 1 to clear bits should be copied/cleared directly
from registers in the HW.

Signed-off-by: Jason Gunthorpe <jgunthorpe@obsidianresearch.com>
---
 drivers/pci/host/pci-mvebu.c | 1 -
 1 file changed, 1 deletion(-)

Thomas: This was the last patch in my set that you haven't reviewed. Thanks

diff --git a/drivers/pci/host/pci-mvebu.c b/drivers/pci/host/pci-mvebu.c
index c269e43..6f5a20f 100644
--- a/drivers/pci/host/pci-mvebu.c
+++ b/drivers/pci/host/pci-mvebu.c
@@ -500,7 +500,6 @@ static int mvebu_sw_pci_bridge_write(struct mvebu_pcie_port *port,
 		 */
 		bridge->iobase = (value & 0xff) | PCI_IO_RANGE_TYPE_32;
 		bridge->iolimit = ((value >> 8) & 0xff) | PCI_IO_RANGE_TYPE_32;
-		bridge->secondary_status = value >> 16;
 		mvebu_pcie_handle_iobase_change(port);
 		break;
 
-- 
1.8.1.2


^ permalink raw reply related	[flat|nested] 6+ messages in thread

end of thread, other threads:[~2013-11-26 18:38 UTC | newest]

Thread overview: 6+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2013-10-15 20:16 [PATCH] PCI: mvebu - The bridge secondary status register should be 0 Jason Gunthorpe
2013-10-17 13:12 ` Jason Cooper
2013-10-31  8:54 ` Thomas Petazzoni
  -- strict thread matches above, loose matches on Subject: below --
2013-11-26 18:02 Jason Gunthorpe
2013-11-26 18:23 ` Jason Cooper
2013-11-26 18:38   ` Bjorn Helgaas

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).