From: Michal Wilczynski <m.wilczynski@samsung.com>
To: mturquette@baylibre.com, sboyd@kernel.org, robh@kernel.org,
krzk+dt@kernel.org, conor+dt@kernel.org, drew@pdp7.com,
guoren@kernel.org, wefu@redhat.com, jassisinghbrar@gmail.com,
paul.walmsley@sifive.com, palmer@dabbelt.com,
aou@eecs.berkeley.edu, frank.binns@imgtec.com,
matt.coster@imgtec.com, maarten.lankhorst@linux.intel.com,
mripard@kernel.org, tzimmermann@suse.de, airlied@gmail.com,
simona@ffwll.ch, ulf.hansson@linaro.org, jszhang@kernel.org,
p.zabel@pengutronix.de, m.szyprowski@samsung.com
Cc: linux-clk@vger.kernel.org, devicetree@vger.kernel.org,
linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org,
dri-devel@lists.freedesktop.org, linux-pm@vger.kernel.org,
Michal Wilczynski <m.wilczynski@samsung.com>
Subject: [RFC v3 01/18] dt-bindings: clock: Add VO subsystem clock controller support
Date: Mon, 20 Jan 2025 18:20:54 +0100 [thread overview]
Message-ID: <20250120172111.3492708-2-m.wilczynski@samsung.com> (raw)
In-Reply-To: <20250120172111.3492708-1-m.wilczynski@samsung.com>
Add a separate compatible string "thead,th1520-clk-vo" to describe the
Video Output (VO) subsystem clock controller in the T-Head TH1520 SoC.
The VO subsystem configures the clock gates for HDMI, MIPI, and GPU
components. Meanwhile, the existing AP sub-system clock controller
remains responsible for the CPU, DPU, GMAC, and TEE PLLs.
Signed-off-by: Michal Wilczynski <m.wilczynski@samsung.com>
---
.../bindings/clock/thead,th1520-clk-ap.yaml | 16 +++++++--
.../dt-bindings/clock/thead,th1520-clk-ap.h | 33 +++++++++++++++++++
2 files changed, 46 insertions(+), 3 deletions(-)
diff --git a/Documentation/devicetree/bindings/clock/thead,th1520-clk-ap.yaml b/Documentation/devicetree/bindings/clock/thead,th1520-clk-ap.yaml
index 0129bd0ba4b3..e9ee8152ed5a 100644
--- a/Documentation/devicetree/bindings/clock/thead,th1520-clk-ap.yaml
+++ b/Documentation/devicetree/bindings/clock/thead,th1520-clk-ap.yaml
@@ -8,7 +8,8 @@ title: T-HEAD TH1520 AP sub-system clock controller
description: |
The T-HEAD TH1520 AP sub-system clock controller configures the
- CPU, DPU, GMAC and TEE PLLs.
+ CPU, DPU, GMAC and TEE PLLs. Additionally the VO subsystem configures
+ the clock gates for the HDMI, MIPI and the GPU.
SoC reference manual
https://openbeagle.org/beaglev-ahead/beaglev-ahead/-/blob/main/docs/TH1520%20System%20User%20Manual.pdf
@@ -20,14 +21,16 @@ maintainers:
properties:
compatible:
- const: thead,th1520-clk-ap
+ enum:
+ - thead,th1520-clk-ap
+ - thead,th1520-clk-vo
reg:
maxItems: 1
clocks:
items:
- - description: main oscillator (24MHz)
+ - description: main oscillator (24MHz) or CLK_VIDEO_PLL
"#clock-cells":
const: 1
@@ -51,3 +54,10 @@ examples:
clocks = <&osc>;
#clock-cells = <1>;
};
+
+ clock-controller@ff010000 {
+ compatible = "thead,th1520-clk-vo";
+ reg = <0xff010000 0x1000>;
+ clocks = <&clk CLK_VIDEO_PLL>;
+ #clock-cells = <1>;
+ };
diff --git a/include/dt-bindings/clock/thead,th1520-clk-ap.h b/include/dt-bindings/clock/thead,th1520-clk-ap.h
index a199784b3512..470fa34f9a9d 100644
--- a/include/dt-bindings/clock/thead,th1520-clk-ap.h
+++ b/include/dt-bindings/clock/thead,th1520-clk-ap.h
@@ -93,4 +93,37 @@
#define CLK_SRAM3 83
#define CLK_PLL_GMAC_100M 84
#define CLK_UART_SCLK 85
+
+/* VO clocks */
+#define CLK_AXI4_VO_ACLK 0
+#define CLK_GPU_CORE 1
+#define CLK_GPU_CFG_ACLK 2
+#define CLK_DPU_PIXELCLK0 3
+#define CLK_DPU_PIXELCLK1 4
+#define CLK_DPU_HCLK 5
+#define CLK_DPU_ACLK 6
+#define CLK_DPU_CCLK 7
+#define CLK_HDMI_SFR 8
+#define CLK_HDMI_PCLK 9
+#define CLK_HDMI_CEC 10
+#define CLK_MIPI_DSI0_PCLK 11
+#define CLK_MIPI_DSI1_PCLK 12
+#define CLK_MIPI_DSI0_CFG 13
+#define CLK_MIPI_DSI1_CFG 14
+#define CLK_MIPI_DSI0_REFCLK 15
+#define CLK_MIPI_DSI1_REFCLK 16
+#define CLK_HDMI_I2S 17
+#define CLK_X2H_DPU1_ACLK 18
+#define CLK_X2H_DPU_ACLK 19
+#define CLK_AXI4_VO_PCLK 20
+#define CLK_IOPMP_VOSYS_DPU_PCLK 21
+#define CLK_IOPMP_VOSYS_DPU1_PCLK 22
+#define CLK_IOPMP_VOSYS_GPU_PCLK 23
+#define CLK_IOPMP_DPU1_ACLK 24
+#define CLK_IOPMP_DPU_ACLK 25
+#define CLK_IOPMP_GPU_ACLK 26
+#define CLK_MIPIDSI0_PIXCLK 27
+#define CLK_MIPIDSI1_PIXCLK 28
+#define CLK_HDMI_PIXCLK 29
+
#endif
--
2.34.1
next prev parent reply other threads:[~2025-01-20 17:21 UTC|newest]
Thread overview: 45+ messages / expand[flat|nested] mbox.gz Atom feed top
[not found] <CGME20250120172119eucas1p135434171194546bc2df259bfd21458e1@eucas1p1.samsung.com>
2025-01-20 17:20 ` [RFC v3 00/18] Enable drm/imagination BXM-4-64 Support for LicheePi 4A Michal Wilczynski
2025-01-20 17:20 ` Michal Wilczynski [this message]
2025-01-21 9:47 ` [RFC v3 01/18] dt-bindings: clock: Add VO subsystem clock controller support Krzysztof Kozlowski
2025-01-21 21:29 ` Michal Wilczynski
2025-01-22 7:44 ` Krzysztof Kozlowski
2025-01-20 17:20 ` [RFC v3 02/18] clk: thead: Add clock support for VO subsystem in T-Head TH1520 SoC Michal Wilczynski
2025-01-20 17:20 ` [RFC v3 03/18] dt-bindings: firmware: thead,th1520: Add support for firmware node Michal Wilczynski
2025-01-21 9:52 ` Krzysztof Kozlowski
2025-01-21 21:31 ` Michal Wilczynski
2025-01-22 7:44 ` Krzysztof Kozlowski
2025-01-20 17:20 ` [RFC v3 04/18] firmware: thead: Add AON firmware protocol driver Michal Wilczynski
2025-01-21 9:56 ` Krzysztof Kozlowski
2025-01-21 21:32 ` Michal Wilczynski
2025-01-28 15:54 ` Michal Wilczynski
2025-01-28 16:27 ` Michal Wilczynski
2025-01-29 7:24 ` Krzysztof Kozlowski
2025-01-20 17:20 ` [RFC v3 05/18] pmdomain: thead: Add power-domain driver for TH1520 Michal Wilczynski
2025-01-21 9:55 ` Ulf Hansson
2025-01-28 15:59 ` Michal Wilczynski
2025-01-21 10:02 ` Krzysztof Kozlowski
2025-01-21 21:42 ` Michal Wilczynski
2025-01-22 7:46 ` Krzysztof Kozlowski
2025-01-22 11:26 ` Michal Wilczynski
2025-01-22 11:36 ` Krzysztof Kozlowski
2025-01-20 17:20 ` [RFC v3 06/18] riscv: Enable PM_GENERIC_DOMAINS for T-Head SoCs Michal Wilczynski
2025-01-20 17:21 ` [RFC v3 07/18] dt-bindings: reset: Add T-HEAD TH1520 SoC Reset Controller Michal Wilczynski
2025-01-21 8:35 ` Philipp Zabel
2025-01-21 21:58 ` Michal Wilczynski
2025-01-22 8:22 ` Krzysztof Kozlowski
2025-01-20 17:21 ` [RFC v3 08/18] reset: thead: Add TH1520 reset controller driver Michal Wilczynski
2025-01-21 8:40 ` Philipp Zabel
2025-01-20 17:21 ` [RFC v3 09/18] drm/imagination: Add reset controller support for GPU initialization Michal Wilczynski
2025-01-21 8:24 ` Philipp Zabel
2025-01-20 17:21 ` [RFC v3 10/18] dt-bindings: gpu: Add 'resets' property " Michal Wilczynski
2025-01-21 10:09 ` Krzysztof Kozlowski
2025-01-20 17:21 ` [RFC v3 11/18] dt-bindings: gpu: Add compatibles for T-HEAD TH1520 GPU Michal Wilczynski
2025-01-21 10:08 ` Krzysztof Kozlowski
2025-01-20 17:21 ` [RFC v3 12/18] drm/imagination: Add support for IMG BXM-4-64 GPU Michal Wilczynski
2025-01-20 17:21 ` [RFC v3 13/18] drm/imagination: Enable PowerVR driver for RISC-V Michal Wilczynski
2025-01-20 17:21 ` [RFC v3 14/18] riscv: dts: thead: Add device tree VO clock controller Michal Wilczynski
2025-01-20 17:21 ` [RFC v3 15/18] riscv: dts: thead: Add mailbox node Michal Wilczynski
2025-01-20 17:21 ` [RFC v3 16/18] riscv: dts: thead: Introduce power domain nodes with aon firmware Michal Wilczynski
2025-01-21 10:11 ` Krzysztof Kozlowski
2025-01-20 17:21 ` [RFC v3 17/18] riscv: dts: thead: Introduce reset controller node Michal Wilczynski
2025-01-20 17:21 ` [RFC v3 18/18] riscv: dts: thead: Add GPU node to TH1520 device tree Michal Wilczynski
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20250120172111.3492708-2-m.wilczynski@samsung.com \
--to=m.wilczynski@samsung.com \
--cc=airlied@gmail.com \
--cc=aou@eecs.berkeley.edu \
--cc=conor+dt@kernel.org \
--cc=devicetree@vger.kernel.org \
--cc=drew@pdp7.com \
--cc=dri-devel@lists.freedesktop.org \
--cc=frank.binns@imgtec.com \
--cc=guoren@kernel.org \
--cc=jassisinghbrar@gmail.com \
--cc=jszhang@kernel.org \
--cc=krzk+dt@kernel.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-pm@vger.kernel.org \
--cc=linux-riscv@lists.infradead.org \
--cc=m.szyprowski@samsung.com \
--cc=maarten.lankhorst@linux.intel.com \
--cc=matt.coster@imgtec.com \
--cc=mripard@kernel.org \
--cc=mturquette@baylibre.com \
--cc=p.zabel@pengutronix.de \
--cc=palmer@dabbelt.com \
--cc=paul.walmsley@sifive.com \
--cc=robh@kernel.org \
--cc=sboyd@kernel.org \
--cc=simona@ffwll.ch \
--cc=tzimmermann@suse.de \
--cc=ulf.hansson@linaro.org \
--cc=wefu@redhat.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox