From: Sylvain Lemieux <slemieux.tyco@gmail.com>
To: vz@mleia.com, thierry.reding@gmail.com
Cc: linux-arm-kernel@lists.infradead.org, linux-pwm@vger.kernel.org
Subject: [PATCH v2 0/3] pwm: lpc32xx: Add support to control PWM_PIN_LEVEL bit
Date: Mon, 27 Jun 2016 09:09:54 -0400 [thread overview]
Message-ID: <1467032997-5340-1-git-send-email-slemieux.tyco@gmail.com> (raw)
From: Sylvain Lemieux <slemieux@tycoint.com>
The PWM_PIN_LEVEL bit is leave unset by the kernel PWM driver.
Prior to commit 08ee77b5a5de27ad63c92262ebcb4efe0da93b58,
the PWM_PIN_LEVEL bit was always clear when the PWM was disable
and a 0 logic level was apply to the output.
According to the LPC32x0 User Manual [1],
the default value for bit 30 (PWM_PIN_LEVEL) is 0.
First patch:
* initialize the pin level to 0 (default value) and update
the register value accordingly.
Second anf third patches:
* provide support to configure the pin output (i.e. PWM_PIN_LEVEL bit)
when the PWM is disabled.
Note:
* Follow this URL to access the discussion for version 1 of this
patch: http://thread.gmane.org/gmane.linux.pwm/3882
[1] http://www.nxp.com/documents/user_manual/UM10326.pdf
Sylvain Lemieux (3):
pwm: lpc32xx: Set PWM_PIN_LEVEL bit to default value
pwm: lpc32xx: Add support for PWM_PIN_LEVEL bit configuration
dt-bindings: pwm: lpc32xx: Add nxp,pwm-disabled-level-high property
Documentation/devicetree/bindings/pwm/lpc32xx-pwm.txt | 3 +++
drivers/pwm/pwm-lpc32xx.c | 11 +++++++++++
2 files changed, 14 insertions(+)
--
1.8.3.1
next reply other threads:[~2016-06-27 13:10 UTC|newest]
Thread overview: 9+ messages / expand[flat|nested] mbox.gz Atom feed top
2016-06-27 13:09 Sylvain Lemieux [this message]
2016-06-27 13:09 ` [PATCH v2 1/3] pwm: lpc32xx: Set PWM_PIN_LEVEL bit to default value Sylvain Lemieux
2016-07-11 8:55 ` Thierry Reding
2016-06-27 13:09 ` [PATCH v2 2/3] pwm: lpc32xx: Add support for PWM_PIN_LEVEL bit configuration Sylvain Lemieux
2016-06-27 13:09 ` [PATCH v2 3/3] dt-bindings: pwm: lpc32xx: Add nxp,pwm-disabled-level-high property Sylvain Lemieux
2016-06-30 8:43 ` [PATCH v2 0/3] pwm: lpc32xx: Add support to control PWM_PIN_LEVEL bit Vladimir Zapolskiy
2016-06-30 13:25 ` Sylvain Lemieux
2016-07-01 8:13 ` Vladimir Zapolskiy
2016-07-04 14:08 ` Sylvain Lemieux
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1467032997-5340-1-git-send-email-slemieux.tyco@gmail.com \
--to=slemieux.tyco@gmail.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-pwm@vger.kernel.org \
--cc=thierry.reding@gmail.com \
--cc=vz@mleia.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).