From: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
To: linux-sh@vger.kernel.org
Subject: Re: [PATCH 1/2] ARM: shmobile: wait for MSTP clock status to toggle, when enabling it
Date: Thu, 31 Oct 2013 12:34:04 +0000 [thread overview]
Message-ID: <4206763.UiJJSBRhU2@avalon> (raw)
In-Reply-To: <1383066834-25956-2-git-send-email-laurent.pinchart+renesas@ideasonboard.com>
Hi Simon,
On Thursday 31 October 2013 14:34:48 Simon Horman wrote:
> On Tue, Oct 29, 2013 at 06:13:53PM +0100, Laurent Pinchart wrote:
> > From: Guennadi Liakhovetski <g.liakhovetski@gmx.de>
> >
> > On r-/sh-mobile SoCs MSTP clocks are used by the runtime PM to dynamically
> > enable and disable peripheral clocks. To make sure the clock has really
> > started we have to read back its status register until it confirms
> > success.
> >
> > Signed-off-by: Guennadi Liakhovetski <g.liakhovetski+renesas@gmail.com>
> > Signed-off-by: Laurent Pinchart
> > <laurent.pinchart+renesas@ideasonboard.com>
>
> Is there an impact of this patch on shmobile, that is ARM SoCs or boards
> based on them?
There's no impact on existing SoCs or boards, as this patch adds support for a
feature that is turned on by default. SoCs need to explicitly enable it when
declaring the MSTP clocks to get any behaviour change.
> > ---
> >
> > drivers/sh/clk/cpg.c | 38 ++++++++++++++++++++++++++++++++++++++
> > include/linux/sh_clk.h | 19 ++++++++++++-------
> > 2 files changed, 50 insertions(+), 7 deletions(-)
> >
> > diff --git a/drivers/sh/clk/cpg.c b/drivers/sh/clk/cpg.c
> > index 1ebe67c..7442bc1 100644
> > --- a/drivers/sh/clk/cpg.c
> > +++ b/drivers/sh/clk/cpg.c
> > @@ -36,9 +36,47 @@ static void sh_clk_write(int value, struct clk *clk)
> > iowrite32(value, clk->mapped_reg);
> > }
> >
> > +static unsigned int r8(const void __iomem *addr)
> > +{
> > + return ioread8(addr);
> > +}
> > +
> > +static unsigned int r16(const void __iomem *addr)
> > +{
> > + return ioread16(addr);
> > +}
> > +
> > +static unsigned int r32(const void __iomem *addr)
> > +{
> > + return ioread32(addr);
> > +}
> > +
> > static int sh_clk_mstp_enable(struct clk *clk)
> > {
> > sh_clk_write(sh_clk_read(clk) & ~(1 << clk->enable_bit), clk);
> > + if (clk->status_reg) {
> > + unsigned int (*read)(const void __iomem *addr);
> > + int i;
> > + void __iomem *mapped_status = (phys_addr_t)clk->status_reg -
> > + (phys_addr_t)clk->enable_reg + clk->mapped_reg;
> > +
> > + if (clk->flags & CLK_ENABLE_REG_8BIT)
> > + read = r8;
> > + else if (clk->flags & CLK_ENABLE_REG_16BIT)
> > + read = r16;
> > + else
> > + read = r32;
> > +
> > + for (i = 1000;
> > + (read(mapped_status) & (1 << clk->enable_bit)) && i;
> > + i--)
> > + cpu_relax();
> > + if (!i) {
> > + pr_err("cpg: failed to enable %p[%d]\n",
> > + clk->enable_reg, clk->enable_bit);
> > + return -ETIMEDOUT;
> > + }
> > + }
> > return 0;
> > }
> >
> > diff --git a/include/linux/sh_clk.h b/include/linux/sh_clk.h
> > index 60c7239..1f208b2 100644
> > --- a/include/linux/sh_clk.h
> > +++ b/include/linux/sh_clk.h
> > @@ -52,6 +52,7 @@ struct clk {
> > unsigned long flags;
> >
> > void __iomem *enable_reg;
> > + void __iomem *status_reg;
> >
> > unsigned int enable_bit;
> > void __iomem *mapped_reg;
> > @@ -116,22 +117,26 @@ long clk_round_parent(struct clk *clk, unsigned long
> > target,>
> > unsigned long *best_freq, unsigned long *parent_freq,
> > unsigned int div_min, unsigned int div_max);
> >
> > -#define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _flags) \
> > +#define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _status_reg,
> > _flags) \>
> > { \
> > .parent = _parent, \
> > .enable_reg = (void __iomem *)_enable_reg, \
> > .enable_bit = _enable_bit, \
> > + .status_reg = _status_reg, \
> > .flags = _flags, \
> > }
> >
> > -#define SH_CLK_MSTP32(_p, _r, _b, _f) \
> > - SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_32BIT)
> > +#define SH_CLK_MSTP32(_p, _r, _b, _f) \
> > + SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_32BIT)
> >
> > -#define SH_CLK_MSTP16(_p, _r, _b, _f) \
> > - SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_16BIT)
> > +#define SH_CLK_MSTP32_STS(_p, _r, _b, _s, _f) \
> > + SH_CLK_MSTP(_p, _r, _b, _s, _f | CLK_ENABLE_REG_32BIT)
> >
> > -#define SH_CLK_MSTP8(_p, _r, _b, _f) \
> > - SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_8BIT)
> > +#define SH_CLK_MSTP16(_p, _r, _b, _f) \
> > + SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_16BIT)
> > +
> > +#define SH_CLK_MSTP8(_p, _r, _b, _f) \
> > + SH_CLK_MSTP(_p, _r, _b, 0, _f | CLK_ENABLE_REG_8BIT)
> >
> > int sh_clk_mstp_register(struct clk *clks, int nr);
--
Regards,
Laurent Pinchart
next prev parent reply other threads:[~2013-10-31 12:34 UTC|newest]
Thread overview: 5+ messages / expand[flat|nested] mbox.gz Atom feed top
2013-10-29 17:13 [PATCH 1/2] ARM: shmobile: wait for MSTP clock status to toggle, when enabling it Laurent Pinchart
2013-10-31 5:34 ` Simon Horman
2013-10-31 12:34 ` Laurent Pinchart [this message]
2013-11-01 0:18 ` Simon Horman
2013-11-01 0:23 ` Simon Horman
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=4206763.UiJJSBRhU2@avalon \
--to=laurent.pinchart@ideasonboard.com \
--cc=linux-sh@vger.kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).