* [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support @ 2012-03-14 9:08 Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC " Chang-Ming.Huang ` (2 more replies) 0 siblings, 3 replies; 11+ messages in thread From: Chang-Ming.Huang @ 2012-03-14 9:08 UTC (permalink / raw) To: linuxppc-dev; +Cc: Jerry Huang From: Jerry Huang <Chang-Ming.Huang@freescale.com> The p1020mbg-pc has the similar feature as the p1020rdb. Therefore, p1020mbg-pc use the same platform file as the p1/p2 rdb board. Overview of P1020MBG-PC platform: - DDR3 2GB - NOR flash 64MB - I2C EEPROM 256Kb - eTSEC1 (RGMII PHY) connected to VSC7385 L2 switch - eTSEC2 (SGMII PHY) - eTSEC3 (RGMII PHY) - SDHC - 2 USB ports - 4 TDM ports - PCIe (Lane1 to dual SATA controller) Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> --- arch/powerpc/platforms/85xx/mpc85xx_rdb.c | 23 +++++++++++++++++++++++ 1 files changed, 23 insertions(+), 0 deletions(-) diff --git a/arch/powerpc/platforms/85xx/mpc85xx_rdb.c b/arch/powerpc/platforms/85xx/mpc85xx_rdb.c index 6de10bf..5c6334a 100644 --- a/arch/powerpc/platforms/85xx/mpc85xx_rdb.c +++ b/arch/powerpc/platforms/85xx/mpc85xx_rdb.c @@ -178,6 +178,7 @@ static int __init mpc85xxrdb_publish_pci_device(void) machine_arch_initcall(p2020_rdb, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1020_rdb, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1020_rdb_pc, mpc85xxrdb_publish_pci_device); +machine_arch_initcall(p1020_mbg_pc, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p2020_rdb_pc, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1024_rdb, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1021_rdb_pc, mpc85xxrdb_publish_pci_device); @@ -199,6 +200,7 @@ static int __init mpc85xxrdb_publish_devices(void) machine_device_initcall(p2020_rdb, mpc85xxrdb_publish_devices); machine_device_initcall(p1020_rdb, mpc85xxrdb_publish_devices); machine_device_initcall(p1020_rdb_pc, mpc85xxrdb_publish_devices); +machine_device_initcall(p1020_mbg_pc, mpc85xxrdb_publish_devices); machine_device_initcall(p2020_rdb_pc, mpc85xxrdb_publish_devices); machine_device_initcall(p1024_rdb, mpc85xxrdb_publish_devices); machine_device_initcall(p1021_rdb_pc, mpc85xxrdb_publish_devices); @@ -260,6 +262,13 @@ static int __init p1025_rdb_probe(void) return of_flat_dt_is_compatible(root, "fsl,P1025RDB"); } +static int __init p1020_mbg_pc_probe(void) +{ + unsigned long root = of_get_flat_dt_root(); + + return of_flat_dt_is_compatible(root, "fsl,P1020MBG-PC"); +} + define_machine(p2020_rdb) { .name = "P2020 RDB", .probe = p2020_rdb_probe, @@ -357,3 +366,17 @@ define_machine(p1025_rdb) { .calibrate_decr = generic_calibrate_decr, .progress = udbg_progress, }; + +define_machine(p1020_mbg_pc) { + .name = "P1020 MBG-PC", + .probe = p1020_mbg_pc_probe, + .setup_arch = mpc85xx_rdb_setup_arch, + .init_IRQ = mpc85xx_rdb_pic_init, +#ifdef CONFIG_PCI + .pcibios_fixup_bus = fsl_pcibios_fixup_bus, +#endif + .get_irq = mpic_get_irq, + .restart = fsl_rstcr_restart, + .calibrate_decr = generic_calibrate_decr, + .progress = udbg_progress, +}; -- 1.7.5.4 ^ permalink raw reply related [flat|nested] 11+ messages in thread
* [PATCH 2/4] powerpc/85xx: add P1020UTM-PC platform support 2012-03-14 9:08 [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support Chang-Ming.Huang @ 2012-03-14 9:08 ` Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support Chang-Ming.Huang 2012-03-16 15:49 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC platform support Kumar Gala 2012-03-16 15:49 ` [PATCH 1/4] powerpc/85xx: add P1020MBG-PC " Kumar Gala 2012-03-16 15:54 ` Kumar Gala 2 siblings, 2 replies; 11+ messages in thread From: Chang-Ming.Huang @ 2012-03-14 9:08 UTC (permalink / raw) To: linuxppc-dev; +Cc: Jerry Huang From: Jerry Huang <Chang-Ming.Huang@freescale.com> The p1020utm-pc has the similar feature as the p1020rdb. Therefore, p1020utm-pc use the same platform file as the p1/p2 rdb board. Overview of P1020UTM-PC platform: - DDR3 1GB - NOR flash 32MB - I2C EEPROM 256Kb - eTSEC1 (RGMII PHY Atheros AR8021) - eTSEC2 (SGMII PHY Vitesse VSC8221) - eTSEC3 (RGMII PHY Atheros AR8021) - SDHC - 2 USB ports - PCIe (Lane1 to dual SATA controller) Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> --- arch/powerpc/platforms/85xx/mpc85xx_rdb.c | 23 +++++++++++++++++++++++ 1 files changed, 23 insertions(+), 0 deletions(-) diff --git a/arch/powerpc/platforms/85xx/mpc85xx_rdb.c b/arch/powerpc/platforms/85xx/mpc85xx_rdb.c index 5c6334a..e121d80 100644 --- a/arch/powerpc/platforms/85xx/mpc85xx_rdb.c +++ b/arch/powerpc/platforms/85xx/mpc85xx_rdb.c @@ -179,6 +179,7 @@ machine_arch_initcall(p2020_rdb, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1020_rdb, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1020_rdb_pc, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1020_mbg_pc, mpc85xxrdb_publish_pci_device); +machine_arch_initcall(p1020_utm_pc, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p2020_rdb_pc, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1024_rdb, mpc85xxrdb_publish_pci_device); machine_arch_initcall(p1021_rdb_pc, mpc85xxrdb_publish_pci_device); @@ -201,6 +202,7 @@ machine_device_initcall(p2020_rdb, mpc85xxrdb_publish_devices); machine_device_initcall(p1020_rdb, mpc85xxrdb_publish_devices); machine_device_initcall(p1020_rdb_pc, mpc85xxrdb_publish_devices); machine_device_initcall(p1020_mbg_pc, mpc85xxrdb_publish_devices); +machine_device_initcall(p1020_utm_pc, mpc85xxrdb_publish_devices); machine_device_initcall(p2020_rdb_pc, mpc85xxrdb_publish_devices); machine_device_initcall(p1024_rdb, mpc85xxrdb_publish_devices); machine_device_initcall(p1021_rdb_pc, mpc85xxrdb_publish_devices); @@ -269,6 +271,13 @@ static int __init p1020_mbg_pc_probe(void) return of_flat_dt_is_compatible(root, "fsl,P1020MBG-PC"); } +static int __init p1020_utm_pc_probe(void) +{ + unsigned long root = of_get_flat_dt_root(); + + return of_flat_dt_is_compatible(root, "fsl,P1020UTM-PC"); +} + define_machine(p2020_rdb) { .name = "P2020 RDB", .probe = p2020_rdb_probe, @@ -380,3 +389,17 @@ define_machine(p1020_mbg_pc) { .calibrate_decr = generic_calibrate_decr, .progress = udbg_progress, }; + +define_machine(p1020_utm_pc) { + .name = "P1020 UTM-PC", + .probe = p1020_utm_pc_probe, + .setup_arch = mpc85xx_rdb_setup_arch, + .init_IRQ = mpc85xx_rdb_pic_init, +#ifdef CONFIG_PCI + .pcibios_fixup_bus = fsl_pcibios_fixup_bus, +#endif + .get_irq = mpic_get_irq, + .restart = fsl_rstcr_restart, + .calibrate_decr = generic_calibrate_decr, + .progress = udbg_progress, +}; -- 1.7.5.4 ^ permalink raw reply related [flat|nested] 11+ messages in thread
* [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support 2012-03-14 9:08 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC " Chang-Ming.Huang @ 2012-03-14 9:08 ` Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC " Chang-Ming.Huang 2012-03-16 15:40 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC " Kumar Gala 2012-03-16 15:49 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC platform support Kumar Gala 1 sibling, 2 replies; 11+ messages in thread From: Chang-Ming.Huang @ 2012-03-14 9:08 UTC (permalink / raw) To: linuxppc-dev; +Cc: Jerry Huang From: Jerry Huang <Chang-Ming.Huang@freescale.com> Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> --- arch/powerpc/boot/dts/p1020mbg-pc.dtsi | 153 +++++++++++++++++++++++++++++ arch/powerpc/boot/dts/p1020mbg-pc_32b.dts | 89 +++++++++++++++++ arch/powerpc/boot/dts/p1020mbg-pc_36b.dts | 89 +++++++++++++++++ 3 files changed, 331 insertions(+), 0 deletions(-) create mode 100644 arch/powerpc/boot/dts/p1020mbg-pc.dtsi create mode 100644 arch/powerpc/boot/dts/p1020mbg-pc_32b.dts create mode 100644 arch/powerpc/boot/dts/p1020mbg-pc_36b.dts diff --git a/arch/powerpc/boot/dts/p1020mbg-pc.dtsi b/arch/powerpc/boot/dts/p1020mbg-pc.dtsi new file mode 100644 index 0000000..dc0f0dd --- /dev/null +++ b/arch/powerpc/boot/dts/p1020mbg-pc.dtsi @@ -0,0 +1,153 @@ +/* + * P1020 MBG-PC Device Tree Source stub (no addresses or top-level ranges) + * + * Copyright 2012 Freescale Semiconductor Inc. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * * Redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer. + * * Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * * Neither the name of Freescale Semiconductor nor the + * names of its contributors may be used to endorse or promote products + * derived from this software without specific prior written permission. + * + * + * ALTERNATIVELY, this software may be distributed under the terms of the + * GNU General Public License ("GPL") as published by the Free Software + * Foundation, either version 2 of that License or (at your option) any + * later version. + * + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + */ + +&lbc { + nor@0,0 { + #address-cells = <1>; + #size-cells = <1>; + compatible = "cfi-flash"; + reg = <0x0 0x0 0x4000000>; + bank-width = <2>; + device-width = <1>; + + partition@0 { + /* 128KB for DTB Image */ + reg = <0x0 0x00020000>; + label = "NOR (RO) DTB Image"; + read-only; + }; + + partition@20000 { + /* 3.875 MB for Linux Kernel Image */ + reg = <0x00020000 0x003e0000>; + label = "NOR (RO) Linux Kernel Image"; + read-only; + }; + + partition@400000 { + /* 58MB for Root file System */ + reg = <0x00400000 0x03a00000>; + label = "NOR (RW) Root File System"; + }; + + partition@3e00000 { + /* This location must not be altered */ + /* 1M for Vitesse 7385 Switch firmware */ + reg = <0x3e00000 0x00100000>; + label = "NOR (RO) Vitesse-7385 Firmware"; + read-only; + }; + + partition@3f00000 { + /* This location must not be altered */ + /* 512KB for u-boot Bootloader Image */ + /* 512KB for u-boot Environment Variables */ + reg = <0x03f00000 0x00100000>; + label = "NOR (RO) U-Boot Image"; + read-only; + }; + }; + + L2switch@2,0 { + #address-cells = <1>; + #size-cells = <1>; + compatible = "vitesse-7385"; + reg = <0x2 0x0 0x20000>; + }; +}; + +&soc { + i2c@3000 { + rtc@68 { + compatible = "dallas,ds1339"; + reg = <0x68>; + }; + }; + + mdio@24000 { + phy0: ethernet-phy@0 { + interrupts = <3 1 0 0>; + reg = <0x0>; + }; + phy1: ethernet-phy@1 { + interrupts = <2 1 0 0>; + reg = <0x1>; + }; + }; + + mdio@25000 { + tbi1: tbi-phy@11 { + reg = <0x11>; + device_type = "tbi-phy"; + }; + }; + + mdio@26000 { + tbi2: tbi-phy@11 { + reg = <0x11>; + device_type = "tbi-phy"; + }; + }; + + enet0: ethernet@b0000 { + fixed-link = <1 1 1000 0 0>; + phy-connection-type = "rgmii-id"; + }; + + enet1: ethernet@b1000 { + phy-handle = <&phy0>; + tbi-handle = <&tbi1>; + phy-connection-type = "sgmii"; + }; + + enet2: ethernet@b2000 { + phy-handle = <&phy1>; + phy-connection-type = "rgmii-id"; + }; + + usb@22000 { + phy_type = "ulpi"; + }; + + /* USB2 is shared with localbus, so it must be disabled + by default. We can't put 'status = "disabled";' here + since U-Boot doesn't clear the status property when + it enables USB2. OTOH, U-Boot does create a new node + when there isn't any. So, just comment it out. + */ + usb@23000 { + status = "disabled"; + phy_type = "ulpi"; + }; +}; diff --git a/arch/powerpc/boot/dts/p1020mbg-pc_32b.dts b/arch/powerpc/boot/dts/p1020mbg-pc_32b.dts new file mode 100644 index 0000000..ab8f076 --- /dev/null +++ b/arch/powerpc/boot/dts/p1020mbg-pc_32b.dts @@ -0,0 +1,89 @@ +/* + * P1020 MBG-PC Device Tree Source (32-bit address map) + * + * Copyright 2012 Freescale Semiconductor Inc. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * * Redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer. + * * Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * * Neither the name of Freescale Semiconductor nor the + * names of its contributors may be used to endorse or promote products + * derived from this software without specific prior written permission. + * + * + * ALTERNATIVELY, this software may be distributed under the terms of the + * GNU General Public License ("GPL") as published by the Free Software + * Foundation, either version 2 of that License or (at your option) any + * later version. + * + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + */ + +/include/ "fsl/p1020si-pre.dtsi" +/ { + model = "fsl,P1020MBG-PC"; + compatible = "fsl,P1020MBG-PC"; + + memory { + device_type = "memory"; + }; + + lbc: localbus@ffe05000 { + reg = <0x0 0xffe05000 0x0 0x1000>; + + /* NOR and L2 switch */ + ranges = <0x0 0x0 0x0 0xec000000 0x04000000 + 0x1 0x0 0x0 0xffa00000 0x00040000 + 0x2 0x0 0x0 0xffb00000 0x00020000>; + }; + + soc: soc@ffe00000 { + ranges = <0x0 0x0 0xffe00000 0x100000>; + }; + + pci0: pcie@ffe09000 { + reg = <0x0 0xffe09000 0x0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; + + pci1: pcie@ffe0a000 { + reg = <0x0 0xffe0a000 0x0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0x0 0x80000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0x0 0xffc00000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; +}; + +/include/ "p1020mbg-pc.dtsi" +/include/ "fsl/p1020si-post.dtsi" diff --git a/arch/powerpc/boot/dts/p1020mbg-pc_36b.dts b/arch/powerpc/boot/dts/p1020mbg-pc_36b.dts new file mode 100644 index 0000000..9e9f401 --- /dev/null +++ b/arch/powerpc/boot/dts/p1020mbg-pc_36b.dts @@ -0,0 +1,89 @@ +/* + * P1020 MBG-PC Device Tree Source (36-bit address map) + * + * Copyright 2012 Freescale Semiconductor Inc. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * * Redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer. + * * Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * * Neither the name of Freescale Semiconductor nor the + * names of its contributors may be used to endorse or promote products + * derived from this software without specific prior written permission. + * + * + * ALTERNATIVELY, this software may be distributed under the terms of the + * GNU General Public License ("GPL") as published by the Free Software + * Foundation, either version 2 of that License or (at your option) any + * later version. + * + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + */ + +/include/ "fsl/p1020si-pre.dtsi" +/ { + model = "fsl,P1020MBG-PC"; + compatible = "fsl,P1020MBG-PC"; + + memory { + device_type = "memory"; + }; + + lbc: localbus@fffe05000 { + reg = <0xf 0xffe05000 0x0 0x1000>; + + /* NOR and L2 switch */ + ranges = <0x0 0x0 0xf 0xec000000 0x04000000 + 0x1 0x0 0xf 0xffa00000 0x00040000 + 0x2 0x0 0xf 0xffb00000 0x00020000>; + }; + + soc: soc@fffe00000 { + ranges = <0x0 0xf 0xffe00000 0x100000>; + }; + + pci0: pcie@fffe09000 { + reg = <0xf 0xffe09000 0x0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; + + pci1: pcie@fffe0a000 { + reg = <0xf 0xffe0a000 0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; +}; + +/include/ "p1020mbg-pc.dtsi" +/include/ "fsl/p1020si-post.dtsi" -- 1.7.5.4 ^ permalink raw reply related [flat|nested] 11+ messages in thread
* [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC DTS support 2012-03-14 9:08 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support Chang-Ming.Huang @ 2012-03-14 9:08 ` Chang-Ming.Huang 2012-03-14 18:50 ` Scott Wood 2012-03-16 15:40 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC " Kumar Gala 1 sibling, 1 reply; 11+ messages in thread From: Chang-Ming.Huang @ 2012-03-14 9:08 UTC (permalink / raw) To: linuxppc-dev; +Cc: Jerry Huang From: Jerry Huang <Chang-Ming.Huang@freescale.com> Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> --- arch/powerpc/boot/dts/p1020utm-pc.dtsi | 142 +++++++++++++++++++++++++++++ arch/powerpc/boot/dts/p1020utm-pc_32b.dts | 89 ++++++++++++++++++ arch/powerpc/boot/dts/p1020utm-pc_36b.dts | 89 ++++++++++++++++++ 3 files changed, 320 insertions(+), 0 deletions(-) create mode 100644 arch/powerpc/boot/dts/p1020utm-pc.dtsi create mode 100644 arch/powerpc/boot/dts/p1020utm-pc_32b.dts create mode 100644 arch/powerpc/boot/dts/p1020utm-pc_36b.dts diff --git a/arch/powerpc/boot/dts/p1020utm-pc.dtsi b/arch/powerpc/boot/dts/p1020utm-pc.dtsi new file mode 100644 index 0000000..71557a6 --- /dev/null +++ b/arch/powerpc/boot/dts/p1020utm-pc.dtsi @@ -0,0 +1,142 @@ +/* + * P1020 UTM-PC Device Tree Source stub (no addresses or top-level ranges) + * + * Copyright 2012 Freescale Semiconductor Inc. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * * Redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer. + * * Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * * Neither the name of Freescale Semiconductor nor the + * names of its contributors may be used to endorse or promote products + * derived from this software without specific prior written permission. + * + * + * ALTERNATIVELY, this software may be distributed under the terms of the + * GNU General Public License ("GPL") as published by the Free Software + * Foundation, either version 2 of that License or (at your option) any + * later version. + * + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + */ + +&lbc { + nor@0,0 { + #address-cells = <1>; + #size-cells = <1>; + compatible = "cfi-flash"; + reg = <0x0 0x0 0x2000000>; + bank-width = <2>; + device-width = <1>; + + partition@0 { + /* 256KB for DTB Image */ + reg = <0x0 0x00040000>; + label = "NOR (RO) DTB Image"; + read-only; + }; + + partition@40000 { + /* 3.75 MB for Linux Kernel Image */ + reg = <0x00040000 0x003c0000>; + label = "NOR (RO) Linux Kernel Image"; + read-only; + }; + + partition@400000 { + /* 27MB for Root file System */ + reg = <0x00400000 0x01b00000>; + label = "NOR (RW) Root File System"; + }; + + partition@1f00000 { + /* This location must not be altered */ + /* 512KB for u-boot Bootloader Image */ + /* 512KB for u-boot Environment Variables */ + reg = <0x01f00000 0x00100000>; + label = "NOR (RO) U-Boot Image"; + read-only; + }; + }; +}; + +&soc { + i2c@3000 { + rtc@68 { + compatible = "dallas,ds1339"; + reg = <0x68>; + }; + }; + + mdio@24000 { + phy0: ethernet-phy@0 { + interrupts = <3 1 0 0>; + reg = <0x0>; + }; + phy1: ethernet-phy@1 { + interrupts = <2 1 0 0>; + reg = <0x1>; + }; + phy2: ethernet-phy@2 { + interrupts = <1 1 0 0>; + reg = <0x2>; + }; + }; + + mdio@25000 { + tbi1: tbi-phy@11 { + reg = <0x11>; + device_type = "tbi-phy"; + }; + }; + + mdio@26000 { + tbi2: tbi-phy@11 { + reg = <0x11>; + device_type = "tbi-phy"; + }; + }; + + enet0: ethernet@b0000 { + phy-handle = <&phy2>; + phy-connection-type = "rgmii-id"; + }; + + enet1: ethernet@b1000 { + phy-handle = <&phy0>; + tbi-handle = <&tbi1>; + phy-connection-type = "sgmii"; + }; + + enet2: ethernet@b2000 { + phy-handle = <&phy1>; + phy-connection-type = "rgmii-id"; + }; + + usb@22000 { + phy_type = "ulpi"; + }; + + /* USB2 is shared with localbus, so it must be disabled + by default. We can't put 'status = "disabled";' here + since U-Boot doesn't clear the status property when + it enables USB2. OTOH, U-Boot does create a new node + when there isn't any. So, just comment it out. + */ + usb@23000 { + status = "disabled"; + phy_type = "ulpi"; + }; +}; diff --git a/arch/powerpc/boot/dts/p1020utm-pc_32b.dts b/arch/powerpc/boot/dts/p1020utm-pc_32b.dts new file mode 100644 index 0000000..4bfdd89 --- /dev/null +++ b/arch/powerpc/boot/dts/p1020utm-pc_32b.dts @@ -0,0 +1,89 @@ +/* + * P1020 UTM-PC Device Tree Source (32-bit address map) + * + * Copyright 2012 Freescale Semiconductor Inc. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * * Redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer. + * * Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * * Neither the name of Freescale Semiconductor nor the + * names of its contributors may be used to endorse or promote products + * derived from this software without specific prior written permission. + * + * + * ALTERNATIVELY, this software may be distributed under the terms of the + * GNU General Public License ("GPL") as published by the Free Software + * Foundation, either version 2 of that License or (at your option) any + * later version. + * + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + */ + +/include/ "fsl/p1020si-pre.dtsi" +/ { + model = "fsl,P1020UTM-PC"; + compatible = "fsl,P1020UTM-PC"; + + memory { + device_type = "memory"; + }; + + lbc: localbus@ffe05000 { + reg = <0x0 0xffe05000 0x0 0x1000>; + + /* NOR */ + ranges = <0x0 0x0 0x0 0xec000000 0x02000000 + 0x1 0x0 0x0 0xffa00000 0x00040000 + 0x2 0x0 0x0 0xffb00000 0x00020000>; + }; + + soc: soc@ffe00000 { + ranges = <0x0 0x0 0xffe00000 0x100000>; + }; + + pci0: pcie@ffe09000 { + reg = <0x0 0xffe09000 0x0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; + + pci1: pcie@ffe0a000 { + reg = <0x0 0xffe0a000 0x0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0x0 0x80000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0x0 0xffc00000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; +}; + +/include/ "p1020utm-pc.dtsi" +/include/ "fsl/p1020si-post.dtsi" diff --git a/arch/powerpc/boot/dts/p1020utm-pc_36b.dts b/arch/powerpc/boot/dts/p1020utm-pc_36b.dts new file mode 100644 index 0000000..abec535 --- /dev/null +++ b/arch/powerpc/boot/dts/p1020utm-pc_36b.dts @@ -0,0 +1,89 @@ +/* + * P1020 UTM-PC Device Tree Source (36-bit address map) + * + * Copyright 2012 Freescale Semiconductor Inc. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are met: + * * Redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer. + * * Redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution. + * * Neither the name of Freescale Semiconductor nor the + * names of its contributors may be used to endorse or promote products + * derived from this software without specific prior written permission. + * + * + * ALTERNATIVELY, this software may be distributed under the terms of the + * GNU General Public License ("GPL") as published by the Free Software + * Foundation, either version 2 of that License or (at your option) any + * later version. + * + * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY + * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED + * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE + * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY + * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES + * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; + * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND + * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + */ + +/include/ "fsl/p1020si-pre.dtsi" +/ { + model = "fsl,P1020UTM-PC"; + compatible = "fsl,P1020UTM-PC"; + + memory { + device_type = "memory"; + }; + + lbc: localbus@fffe05000 { + reg = <0xf 0xffe05000 0x0 0x1000>; + + /* NOR */ + ranges = <0x0 0x0 0xf 0xec000000 0x02000000 + 0x1 0x0 0xf 0xffa00000 0x00040000 + 0x2 0x0 0xf 0xffb00000 0x00020000>; + }; + + soc: soc@fffe00000 { + ranges = <0x0 0xf 0xffe00000 0x100000>; + }; + + pci0: pcie@fffe09000 { + reg = <0xf 0xffe09000 0x0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; + + pci1: pcie@fffe0a000 { + reg = <0xf 0xffe0a000 0 0x1000>; + ranges = <0x2000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x20000000 + 0x1000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x10000>; + pcie@0 { + ranges = <0x2000000 0x0 0xe0000000 + 0x2000000 0x0 0xe0000000 + 0x0 0x20000000 + + 0x1000000 0x0 0x0 + 0x1000000 0x0 0x0 + 0x0 0x100000>; + }; + }; +}; + +/include/ "p1020utm-pc.dtsi" +/include/ "fsl/p1020si-post.dtsi" -- 1.7.5.4 ^ permalink raw reply related [flat|nested] 11+ messages in thread
* Re: [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC DTS support 2012-03-14 9:08 ` [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC " Chang-Ming.Huang @ 2012-03-14 18:50 ` Scott Wood 2012-03-15 2:30 ` Huang Changming-R66093 0 siblings, 1 reply; 11+ messages in thread From: Scott Wood @ 2012-03-14 18:50 UTC (permalink / raw) To: Chang-Ming.Huang; +Cc: linuxppc-dev On 03/14/2012 04:08 AM, Chang-Ming.Huang@freescale.com wrote: > +&lbc { > + nor@0,0 { > + #address-cells = <1>; > + #size-cells = <1>; > + compatible = "cfi-flash"; > + reg = <0x0 0x0 0x2000000>; > + bank-width = <2>; > + device-width = <1>; > + > + partition@0 { > + /* 256KB for DTB Image */ > + reg = <0x0 0x00040000>; > + label = "NOR (RO) DTB Image"; > + read-only; > + }; > + > + partition@40000 { > + /* 3.75 MB for Linux Kernel Image */ > + reg = <0x00040000 0x003c0000>; > + label = "NOR (RO) Linux Kernel Image"; > + read-only; > + }; > + > + partition@400000 { > + /* 27MB for Root file System */ > + reg = <0x00400000 0x01b00000>; > + label = "NOR (RW) Root File System"; > + }; > + > + partition@1f00000 { > + /* This location must not be altered */ > + /* 512KB for u-boot Bootloader Image */ > + /* 512KB for u-boot Environment Variables */ > + reg = <0x01f00000 0x00100000>; > + label = "NOR (RO) U-Boot Image"; > + read-only; > + }; Don't put (RW) or (RO) in the label; that information is already there in the read-only property. The DTB and kernel image should not be read-only. -Scott ^ permalink raw reply [flat|nested] 11+ messages in thread
* RE: [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC DTS support 2012-03-14 18:50 ` Scott Wood @ 2012-03-15 2:30 ` Huang Changming-R66093 2012-03-15 3:25 ` Scott Wood 0 siblings, 1 reply; 11+ messages in thread From: Huang Changming-R66093 @ 2012-03-15 2:30 UTC (permalink / raw) To: Wood Scott-B07421; +Cc: linuxppc-dev@lists.ozlabs.org Thanks Jerry Huang > -----Original Message----- > From: Wood Scott-B07421 > Sent: Thursday, March 15, 2012 2:50 AM > To: Huang Changming-R66093 > Cc: linuxppc-dev@lists.ozlabs.org > Subject: Re: [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC DTS support >=20 > On 03/14/2012 04:08 AM, Chang-Ming.Huang@freescale.com wrote: > > +&lbc { > > + nor@0,0 { > > + #address-cells =3D <1>; > > + #size-cells =3D <1>; > > + compatible =3D "cfi-flash"; > > + reg =3D <0x0 0x0 0x2000000>; > > + bank-width =3D <2>; > > + device-width =3D <1>; > > + > > + partition@0 { > > + /* 256KB for DTB Image */ > > + reg =3D <0x0 0x00040000>; > > + label =3D "NOR (RO) DTB Image"; > > + read-only; > > + }; > > + > > + partition@40000 { > > + /* 3.75 MB for Linux Kernel Image */ > > + reg =3D <0x00040000 0x003c0000>; > > + label =3D "NOR (RO) Linux Kernel Image"; > > + read-only; > > + }; > > + > > + partition@400000 { > > + /* 27MB for Root file System */ > > + reg =3D <0x00400000 0x01b00000>; > > + label =3D "NOR (RW) Root File System"; > > + }; > > + > > + partition@1f00000 { > > + /* This location must not be altered */ > > + /* 512KB for u-boot Bootloader Image */ > > + /* 512KB for u-boot Environment Variables */ > > + reg =3D <0x01f00000 0x00100000>; > > + label =3D "NOR (RO) U-Boot Image"; > > + read-only; > > + }; >=20 > Don't put (RW) or (RO) in the label; that information is already there in > the read-only property. But for the user, after booting the kernel, he don't know these partition a= re read-only or can be wrote.=20 If add (RW) or (RO), user can know which partition can be wrote or can't di= rectly. > The DTB and kernel image should not be read-only. ^ permalink raw reply [flat|nested] 11+ messages in thread
* Re: [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC DTS support 2012-03-15 2:30 ` Huang Changming-R66093 @ 2012-03-15 3:25 ` Scott Wood 0 siblings, 0 replies; 11+ messages in thread From: Scott Wood @ 2012-03-15 3:25 UTC (permalink / raw) To: Huang Changming-R66093; +Cc: Wood Scott-B07421, linuxppc-dev@lists.ozlabs.org On Wed, Mar 14, 2012 at 09:30:27PM -0500, Huang Changming-R66093 wrote: > > -----Original Message----- > > From: Wood Scott-B07421 > > Sent: Thursday, March 15, 2012 2:50 AM > > To: Huang Changming-R66093 > > Cc: linuxppc-dev@lists.ozlabs.org > > Subject: Re: [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC DTS support > > > > On 03/14/2012 04:08 AM, Chang-Ming.Huang@freescale.com wrote: > > > +&lbc { > > > + nor@0,0 { > > > + #address-cells = <1>; > > > + #size-cells = <1>; > > > + compatible = "cfi-flash"; > > > + reg = <0x0 0x0 0x2000000>; > > > + bank-width = <2>; > > > + device-width = <1>; > > > + > > > + partition@0 { > > > + /* 256KB for DTB Image */ > > > + reg = <0x0 0x00040000>; > > > + label = "NOR (RO) DTB Image"; > > > + read-only; > > > + }; > > > + > > > + partition@40000 { > > > + /* 3.75 MB for Linux Kernel Image */ > > > + reg = <0x00040000 0x003c0000>; > > > + label = "NOR (RO) Linux Kernel Image"; > > > + read-only; > > > + }; > > > + > > > + partition@400000 { > > > + /* 27MB for Root file System */ > > > + reg = <0x00400000 0x01b00000>; > > > + label = "NOR (RW) Root File System"; > > > + }; > > > + > > > + partition@1f00000 { > > > + /* This location must not be altered */ > > > + /* 512KB for u-boot Bootloader Image */ > > > + /* 512KB for u-boot Environment Variables */ > > > + reg = <0x01f00000 0x00100000>; > > > + label = "NOR (RO) U-Boot Image"; > > > + read-only; > > > + }; > > > > Don't put (RW) or (RO) in the label; that information is already there in > > the read-only property. > But for the user, after booting the kernel, he don't know these partition are read-only or can be wrote. > If add (RW) or (RO), user can know which partition can be wrote or can't directly. So fix the Linux MTD code to properly tell the user the read-only status of any partition. -Scott ^ permalink raw reply [flat|nested] 11+ messages in thread
* Re: [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support 2012-03-14 9:08 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC " Chang-Ming.Huang @ 2012-03-16 15:40 ` Kumar Gala 1 sibling, 0 replies; 11+ messages in thread From: Kumar Gala @ 2012-03-16 15:40 UTC (permalink / raw) To: <Chang-Ming.Huang@freescale.com>; +Cc: linuxppc-dev On Mar 14, 2012, at 4:08 AM, <Chang-Ming.Huang@freescale.com> = <Chang-Ming.Huang@freescale.com> wrote: > + partition@0 { > + /* 128KB for DTB Image */ > + reg =3D <0x0 0x00020000>; > + label =3D "NOR (RO) DTB Image"; > + read-only; > + }; > + How many times are we going to say to remove '(RO)' from the labels??? - k= ^ permalink raw reply [flat|nested] 11+ messages in thread
* Re: [PATCH 2/4] powerpc/85xx: add P1020UTM-PC platform support 2012-03-14 9:08 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC " Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support Chang-Ming.Huang @ 2012-03-16 15:49 ` Kumar Gala 1 sibling, 0 replies; 11+ messages in thread From: Kumar Gala @ 2012-03-16 15:49 UTC (permalink / raw) To: <Chang-Ming.Huang@freescale.com>; +Cc: linuxppc-dev On Mar 14, 2012, at 4:08 AM, <Chang-Ming.Huang@freescale.com> = <Chang-Ming.Huang@freescale.com> wrote: > From: Jerry Huang <Chang-Ming.Huang@freescale.com> >=20 > The p1020utm-pc has the similar feature as the p1020rdb. > Therefore, p1020utm-pc use the same platform file as the p1/p2 rdb = board. > Overview of P1020UTM-PC platform: > - DDR3 1GB > - NOR flash 32MB > - I2C EEPROM 256Kb > - eTSEC1 (RGMII PHY Atheros AR8021) > - eTSEC2 (SGMII PHY Vitesse VSC8221) > - eTSEC3 (RGMII PHY Atheros AR8021) > - SDHC > - 2 USB ports > - PCIe (Lane1 to dual SATA controller) >=20 > Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> > --- > arch/powerpc/platforms/85xx/mpc85xx_rdb.c | 23 = +++++++++++++++++++++++ > 1 files changed, 23 insertions(+), 0 deletions(-) applied - k= ^ permalink raw reply [flat|nested] 11+ messages in thread
* Re: [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support 2012-03-14 9:08 [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC " Chang-Ming.Huang @ 2012-03-16 15:49 ` Kumar Gala 2012-03-16 15:54 ` Kumar Gala 2 siblings, 0 replies; 11+ messages in thread From: Kumar Gala @ 2012-03-16 15:49 UTC (permalink / raw) To: <Chang-Ming.Huang@freescale.com>; +Cc: linuxppc-dev On Mar 14, 2012, at 4:08 AM, <Chang-Ming.Huang@freescale.com> = <Chang-Ming.Huang@freescale.com> wrote: > From: Jerry Huang <Chang-Ming.Huang@freescale.com> >=20 > The p1020mbg-pc has the similar feature as the p1020rdb. > Therefore, p1020mbg-pc use the same platform file as the p1/p2 rdb = board. > Overview of P1020MBG-PC platform: > - DDR3 2GB > - NOR flash 64MB > - I2C EEPROM 256Kb > - eTSEC1 (RGMII PHY) connected to VSC7385 L2 switch > - eTSEC2 (SGMII PHY) > - eTSEC3 (RGMII PHY) > - SDHC > - 2 USB ports > - 4 TDM ports > - PCIe (Lane1 to dual SATA controller) >=20 > Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> > --- > arch/powerpc/platforms/85xx/mpc85xx_rdb.c | 23 = +++++++++++++++++++++++ > 1 files changed, 23 insertions(+), 0 deletions(-) applied - k= ^ permalink raw reply [flat|nested] 11+ messages in thread
* Re: [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support 2012-03-14 9:08 [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC " Chang-Ming.Huang 2012-03-16 15:49 ` [PATCH 1/4] powerpc/85xx: add P1020MBG-PC " Kumar Gala @ 2012-03-16 15:54 ` Kumar Gala 2 siblings, 0 replies; 11+ messages in thread From: Kumar Gala @ 2012-03-16 15:54 UTC (permalink / raw) To: <Chang-Ming.Huang@freescale.com>; +Cc: linuxppc-dev On Mar 14, 2012, at 4:08 AM, <Chang-Ming.Huang@freescale.com> = <Chang-Ming.Huang@freescale.com> wrote: > From: Jerry Huang <Chang-Ming.Huang@freescale.com> >=20 > The p1020mbg-pc has the similar feature as the p1020rdb. > Therefore, p1020mbg-pc use the same platform file as the p1/p2 rdb = board. > Overview of P1020MBG-PC platform: > - DDR3 2GB > - NOR flash 64MB > - I2C EEPROM 256Kb > - eTSEC1 (RGMII PHY) connected to VSC7385 L2 switch > - eTSEC2 (SGMII PHY) > - eTSEC3 (RGMII PHY) > - SDHC > - 2 USB ports > - 4 TDM ports > - PCIe (Lane1 to dual SATA controller) >=20 > Signed-off-by: Jerry Huang <Chang-Ming.Huang@freescale.com> > --- > arch/powerpc/platforms/85xx/mpc85xx_rdb.c | 23 = +++++++++++++++++++++++ > 1 files changed, 23 insertions(+), 0 deletions(-) applied - k= ^ permalink raw reply [flat|nested] 11+ messages in thread
end of thread, other threads:[~2012-03-16 15:54 UTC | newest] Thread overview: 11+ messages (download: mbox.gz follow: Atom feed -- links below jump to the message on this page -- 2012-03-14 9:08 [PATCH 1/4] powerpc/85xx: add P1020MBG-PC platform support Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC " Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC DTS support Chang-Ming.Huang 2012-03-14 9:08 ` [PATCH 4/4] powerpc/85xx: add the P1020UTM-PC " Chang-Ming.Huang 2012-03-14 18:50 ` Scott Wood 2012-03-15 2:30 ` Huang Changming-R66093 2012-03-15 3:25 ` Scott Wood 2012-03-16 15:40 ` [PATCH 3/4] powerpc/85xx: add the P1020MBG-PC " Kumar Gala 2012-03-16 15:49 ` [PATCH 2/4] powerpc/85xx: add P1020UTM-PC platform support Kumar Gala 2012-03-16 15:49 ` [PATCH 1/4] powerpc/85xx: add P1020MBG-PC " Kumar Gala 2012-03-16 15:54 ` Kumar Gala
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox; as well as URLs for NNTP newsgroup(s).