* [PATCH] powerpc/book3s: Fix partial invalidation of TLBs in MCE code.
@ 2014-12-05 4:31 Mahesh J Salgaonkar
2014-12-05 4:52 ` Benjamin Herrenschmidt
0 siblings, 1 reply; 2+ messages in thread
From: Mahesh J Salgaonkar @ 2014-12-05 4:31 UTC (permalink / raw)
To: linuxppc-dev, Benjamin Herrenschmidt, Michael Ellerman
From: Mahesh Salgaonkar <mahesh@linux.vnet.ibm.com>
The existing MCE code calls flush_tlb hook with IS=0 (single page) resulting
partial invalidation of TLBs which is not right. This patch fixes that
by passing IS=0xc00 to invalidate whole TLB for successful recovery from
TLB and ERAT errors.
Signed-off-by: Mahesh Salgaonkar <mahesh@linux.vnet.ibm.com>
---
Hi Michael,
This MCE fix patch is for stable.
arch/powerpc/kernel/mce_power.c | 4 ++--
1 file changed, 2 insertions(+), 2 deletions(-)
diff --git a/arch/powerpc/kernel/mce_power.c b/arch/powerpc/kernel/mce_power.c
index aa9aff3..b6f123a 100644
--- a/arch/powerpc/kernel/mce_power.c
+++ b/arch/powerpc/kernel/mce_power.c
@@ -79,7 +79,7 @@ static long mce_handle_derror(uint64_t dsisr, uint64_t slb_error_bits)
}
if (dsisr & P7_DSISR_MC_TLB_MULTIHIT_MFTLB) {
if (cur_cpu_spec && cur_cpu_spec->flush_tlb)
- cur_cpu_spec->flush_tlb(TLBIEL_INVAL_PAGE);
+ cur_cpu_spec->flush_tlb(TLBIEL_INVAL_SET);
/* reset error bits */
dsisr &= ~P7_DSISR_MC_TLB_MULTIHIT_MFTLB;
}
@@ -110,7 +110,7 @@ static long mce_handle_common_ierror(uint64_t srr1)
break;
case P7_SRR1_MC_IFETCH_TLB_MULTIHIT:
if (cur_cpu_spec && cur_cpu_spec->flush_tlb) {
- cur_cpu_spec->flush_tlb(TLBIEL_INVAL_PAGE);
+ cur_cpu_spec->flush_tlb(TLBIEL_INVAL_SET);
handled = 1;
}
break;
^ permalink raw reply related [flat|nested] 2+ messages in thread
* Re: [PATCH] powerpc/book3s: Fix partial invalidation of TLBs in MCE code.
2014-12-05 4:31 [PATCH] powerpc/book3s: Fix partial invalidation of TLBs in MCE code Mahesh J Salgaonkar
@ 2014-12-05 4:52 ` Benjamin Herrenschmidt
0 siblings, 0 replies; 2+ messages in thread
From: Benjamin Herrenschmidt @ 2014-12-05 4:52 UTC (permalink / raw)
To: Mahesh J Salgaonkar; +Cc: linuxppc-dev
On Fri, 2014-12-05 at 10:01 +0530, Mahesh J Salgaonkar wrote:
> From: Mahesh Salgaonkar <mahesh@linux.vnet.ibm.com>
>
> The existing MCE code calls flush_tlb hook with IS=0 (single page) resulting
> partial invalidation of TLBs which is not right. This patch fixes that
> by passing IS=0xc00 to invalidate whole TLB for successful recovery from
> TLB and ERAT errors.
What does "TLBIEL_INVAL_SET" means in that context ? Invalidating a set
isn't the same thing as invalidating the TLB ... and that makes no sense
without passing the page address or set # as an argument anyway
I still don't understand your flush_tlb() interface... it's arguments
don't make sense
Ben.
> Signed-off-by: Mahesh Salgaonkar <mahesh@linux.vnet.ibm.com>
> ---
> Hi Michael,
> This MCE fix patch is for stable.
>
> arch/powerpc/kernel/mce_power.c | 4 ++--
> 1 file changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/arch/powerpc/kernel/mce_power.c b/arch/powerpc/kernel/mce_power.c
> index aa9aff3..b6f123a 100644
> --- a/arch/powerpc/kernel/mce_power.c
> +++ b/arch/powerpc/kernel/mce_power.c
> @@ -79,7 +79,7 @@ static long mce_handle_derror(uint64_t dsisr, uint64_t slb_error_bits)
> }
> if (dsisr & P7_DSISR_MC_TLB_MULTIHIT_MFTLB) {
> if (cur_cpu_spec && cur_cpu_spec->flush_tlb)
> - cur_cpu_spec->flush_tlb(TLBIEL_INVAL_PAGE);
> + cur_cpu_spec->flush_tlb(TLBIEL_INVAL_SET);
> /* reset error bits */
> dsisr &= ~P7_DSISR_MC_TLB_MULTIHIT_MFTLB;
> }
> @@ -110,7 +110,7 @@ static long mce_handle_common_ierror(uint64_t srr1)
> break;
> case P7_SRR1_MC_IFETCH_TLB_MULTIHIT:
> if (cur_cpu_spec && cur_cpu_spec->flush_tlb) {
> - cur_cpu_spec->flush_tlb(TLBIEL_INVAL_PAGE);
> + cur_cpu_spec->flush_tlb(TLBIEL_INVAL_SET);
> handled = 1;
> }
> break;
^ permalink raw reply [flat|nested] 2+ messages in thread
end of thread, other threads:[~2014-12-05 4:52 UTC | newest]
Thread overview: 2+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2014-12-05 4:31 [PATCH] powerpc/book3s: Fix partial invalidation of TLBs in MCE code Mahesh J Salgaonkar
2014-12-05 4:52 ` Benjamin Herrenschmidt
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).