linuxppc-dev.lists.ozlabs.org archive mirror
 help / color / mirror / Atom feed
* L2 SRAM on PowerPC e500 and Caching-inhibited bit
@ 2022-04-25 18:25 Pali Rohár
  2022-04-29 12:57 ` Michael Ellerman
  0 siblings, 1 reply; 3+ messages in thread
From: Pali Rohár @ 2022-04-25 18:25 UTC (permalink / raw)
  To: Michael Ellerman, linuxppc-dev

Hello!

I started playing with PowerPC e500 architecture, it is something really
new for me and I suspect that I found a bug in U-Boot code which
configures L2 cache as initial SRAM (L2 with locked lines).

U-Boot code for the first half of L2 cache sets Caching-inhibited
(MAS2_I) in TLB and for second half of L2 cache it unsets this bit.
And I think that this is a bug as it seems strange if one half of L2
should be mapped differently than second half.

I wrote about it email to U-Boot mailing list:
https://lore.kernel.org/u-boot/20220413092633.gmz4rqpiha4rwecb@pali/

I discussed about it on U-Boot IRC channel and developers suggested me
to write on Linux PowerPC mailing list as there could be more skilled
people.

Michael, or anybody else, could you help me with this? Do you know if L2
SRAM entry in TLB for e500v2 / BookE architecture should have MAS2_I bit
set or not?

^ permalink raw reply	[flat|nested] 3+ messages in thread

end of thread, other threads:[~2022-04-29 13:10 UTC | newest]

Thread overview: 3+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2022-04-25 18:25 L2 SRAM on PowerPC e500 and Caching-inhibited bit Pali Rohár
2022-04-29 12:57 ` Michael Ellerman
2022-04-29 13:09   ` Pali Rohár

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).